emc2106 Standard Microsystems Corp., emc2106 Datasheet - Page 62

no-image

emc2106

Manufacturer Part Number
emc2106
Description
Emc2106 Dual Rpm-based Linear Fan Controller With Hardware Thermal Shutdown
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
emc2106-DZK-TR
Manufacturer:
SMSC
Quantity:
20 000
ADDR
23h
APPLICATION NOTE: If the TRIP_SET / VIN4 pin is configured to be used to set the Critical / Thermal Shutdown
APPLICATION NOTE: If the TRIP_SET / VIN4 pin is configured to be used to set the Critical / Thermal Shutdown
Revision 1.74 (05-08-08)
6.12
R/W
R-C
Bit 5 - VIN3_EN - Enables the voltage mode on the External Diode 3 channel.
Bit 4 - VIN3_INV - Determines whether the VIN3 channel data is inverted.
Bit 3 - VIN2_EN - Enables the voltage mode on the External Diode 2 channel.
Bit 2 - VIN2_INV - Determines whether the VIN2 channel data is inverted.
Bit 1 - VIN1_EN - Enables the voltage mode on the External Diode 1 channel.
Bit 0 - VIN1_INV - Determines whether the VIN1 channel data is inverted.
The Interrupt Status Register reports the operating condition of the EMC2106. If any of the bits are set
to a logic ‘1’ (other than TSD and HWS) then the ALERT# pin will be asserted low if the corresponding
channel is enabled. Reading from the status register clears all status bits if the error conditions is
removed. If there are no set status bits, then the ALERT# pin will be released.
The bits that cause the ALERT# pin to be asserted can be masked based on the channel they are
associated with unless stated otherwise.
Bit 7 - EEPROM - This bit is set to ‘1’ if the EEPROM loader circuitry detects an error when writing
data from the EEPROM. This bit is cleared when the register is read. This bit is not masked except
via the MASK bit.
Bit 6 - TSD - This bit is set to ‘1’ if the internal Thermal Shutdown (TSD) circuit trips indicating that the
die temperature has exceeded its threshold. When this bit is set, it will not cause the ALERT# pin to
be asserted however will coincide with the SYS_SHDN# pin being asserted. This bit is cleared when
the register is read and the error condition has been removed.
Bit 5 - TCRIT - This bit is set to ‘1’ whenever the any bit in the Tcrit Status Register is set. This bit is
automatically cleared when the Tcrit Status Register is cleared.
Bit 4 - GPIO - This bit is set to ‘1’ if any of the bits in the GPIO Status Registers are set.
Bit 3 - FAN - This bit is set to ‘1’ if any bit in the Fan Status Register is set. This bit is automatically
cleared when the Fan Status Register is read and the bits are cleared.
Interrupt Status Register
‘1’ - The VIN4 channel data is inverted. The data presented to the reading registers and compared
against the limits is determined as FFh - the measured input voltage.
‘0’ (default) - The External Diode 3 channel operates as a diode channel.
‘1’ - The External Diode 3 channel operates as a voltage input. The DP3 / DN4 / VREF_T3 pin
acts as a reference output voltage and the DN3 / DP4 /. VIN3 pin acts as a voltage input. This
overrides the APD bit in the Configuration 1 Register (20h).
REGISTER
Interrupt
Register
Status
temperature associated with the External Diode 1 channel, then this bit cannot be set.
temperature associated with the External Diode 1 channel, then neither Bit 1 nor Bit 0 can
be set.
EEPR
OM
B7
Table 6.17 Interrupt Status Register
TSD
B6
DATASHEET
Dual RPM-Based Linear Fan Controller with Hardware Thermal Shutdown
TCRIT
B5
62
GPIO
B4
FAN
B3
HIGH
B2
LOW
B1
FAULT
SMSC EMC2106
B0
Datasheet
DEFAULT
00h

Related parts for emc2106