IDT72V2103 IDT [Integrated Device Technology], IDT72V2103 Datasheet - Page 31

no-image

IDT72V2103

Manufacturer Part Number
IDT72V2103
Description
3.3 VOLT HIGH-DENSITY SUPERSYNC II NARROW BUS FIFO
Manufacturer
IDT [Integrated Device Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V2103L10PF
Manufacturer:
IDT
Quantity:
500
Part Number:
IDT72V2103L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V2103L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V2103L10PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V2103L10PFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V2103L15PF
Manufacturer:
IDT
Quantity:
7
Part Number:
IDT72V2103L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V2103L6PFI
Manufacturer:
IDT
Quantity:
650
Part Number:
IDT72V2103L7-5PF
Manufacturer:
IDT
Quantity:
3
NOTES:
1. If the part is empty at the point of Retransmit, the Empty Flag (EF) will be updated based on RCLK (Retransmit clock cycle). Valid data will also appear on the output.
2. OE = LOW: enables data to be read on outputs Q
3. W
4. No more than D - 2 may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, FF will be HIGH throughout the Retransmit setup procedure.
5. There must be at least two words written to and read from the FIFO before a Retransmit operation can be invoked.
6. RM is set LOW during MRS.
Q
IDT72V2103/72V2113 3.3V HIGH DENSITY SUPERSYNC II
IDT72V263/273/283/293/103/113 3.3V HIGH DENSITY SUPERSYNC II
8K x 18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9/18, 256K x 9/18, 512K x9
131,072 x 18/262,144 x 9, 262,144 x 18/524,288 x 9
WCLK
RCLK
0
WEN
EF
REN
1
PAE
- Q
PAF
= first word written to the FIFO after Master Reset, W
HF
RT
If x18 Input or x18 Output bus Width is selected, D = 131,072 for the IDT72V2103 and 262,144 for the IDT72V2113.
If both x9 Input and x9 Output bus Widths are selected, D = 262,144 for the IDT72V2103 and 524,288 for the IDT72V2113.
(1)
n
t
ENS
W
x
t
A
t
ENS
Figure 13. Zero Latency Retransmit Timing (IDT Standard Mode)
W
t
RTS
0
-Q
x+1
n
.
2
= second word written to the FIFO after Master Reset.
1
t
A
t
t
TM
ENH
t
HF
SKEW2
1
NARROW BUS FIFO
W
1
TM
(3)
31
NARROW BUS FIFO
2
t
PAFS
2
t
A
W
2
(3)
3
t
PAES
t
A
COMMERCIAL AND INDUSTRIAL
W
TEMPERATURE RANGES
3
(3)
t
t
A
ENH
6119 drw16
W
4

Related parts for IDT72V2103