ST16C2552CJ44 EXAR [Exar Corporation], ST16C2552CJ44 Datasheet - Page 12

no-image

ST16C2552CJ44

Manufacturer Part Number
ST16C2552CJ44
Description
2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
Manufacturer
EXAR [Exar Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C2552CJ44
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
ST16C2552CJ44-F
Manufacturer:
XILINX
Quantity:
214
Part Number:
ST16C2552CJ44-F
Manufacturer:
Exar Corporation
Quantity:
135
Part Number:
ST16C2552CJ44-F
Manufacturer:
EXAR42
Quantity:
28
Part Number:
ST16C2552CJ44-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
ST16C2552CJ44TR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
ST16C2552
2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
The host may fill the transmit FIFO with up to 16 bytes of transmit data. The THR empty flag (LSR bit-5) is set
whenever the FIFO is empty. The THR empty flag can generate a transmit empty interrupt (ISR bit-1) when the
transmit empty interrupt is enabled by IER bit-1. The TSR flag (LSR bit-6) is set when the FIFO and the TSR
become empty.
The receiver section contains an 8-bit Receive Shift Register (RSR) and 16 bytes of FIFO which includes a
byte-wide Receive Holding Register (RHR). The RSR uses the 16X for timing. It verifies and validates every bit
on the incoming character in the middle of each data bit. On the falling edge of a start or false start bit, an
internal receiver counter starts counting at the 16X. After 8 clocks the start bit period should be at the center of
the start bit. At this time the start bit is sampled and if it is still a logic 0 it is validated. Evaluating the start bit in
this manner prevents the receiver from assembling a false character. The rest of the data bits and stop bits are
sampled and validated in this same manner to prevent false framing. If there were any error(s), they are
F
F
2.11
2.10.3
IGURE
IGURE
7. T
8. T
Receiver
Transmitter Operation in FIFO Mode
RANSMITTER
RANSMITTER
Clock
16X
16X Clock
Data
Byte
O
O
PERATION IN NON
PERATION IN
Data Byte
Transmit Shift Register (TSR)
FIFO M
Transmit
Register
Holding
-FIFO M
(THR)
Transmit Data Shift Register
ODE
Transmit FIFO
ODE
(TSR)
12
THR
THR Interrupt (ISR bit-1)
Enabled by IER bit-1
THR Interrupt (ISR bit-1) when TX
FIFO becomes empty. FIFO is
enabled by FCR bit-0=1.
M
S
B
TXNOFIFO1
L
S
B
TXFIFO1
REV. 4.2.1

Related parts for ST16C2552CJ44