CY28404OCT SPECTRALINEAR [SpectraLinear Inc], CY28404OCT Datasheet - Page 4

no-image

CY28404OCT

Manufacturer Part Number
CY28404OCT
Description
CK409-Compliant Clock Synthesizer
Manufacturer
SPECTRALINEAR [SpectraLinear Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28404OCT
Quantity:
200
Part Number:
CY28404OCT
Manufacturer:
CYPRESS
Quantity:
20 000
Rev 1.0, November 22, 2006
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initializes to their default setting upon power-up, and therefore
use of this interface is optional. The interface can also be
accessed during power down operation.
Table 3. Command Code Definition
Table 4. Block Read and Block Write protocol
20:27
29:36
38:45
11:18
2:8
Bit
10
19
28
37
46
....
....
....
....
1
9
(6:0)
Bit
7
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8-bit ‘00000000’ stands for
block operation
Acknowledge from slave
Byte Count – 8 bits
Acknowledge from slave
Data byte 0 – 8 bits
Acknowledge from slave
Data byte 1 – 8 bits
Acknowledge from slave
Data Byte N/Slave Acknowledge...
Data Byte N – 8 bits
Acknowledge from slave
Stop
Block Write Protocol
0 = Block Read or Block Write operation
1 = Byte Read or Byte Write operation
Byte offset for Byte Read or Byte Write operation. For Block Read or Block Write operations, these bits
should be ‘0000000’
Description
Data Protocol
The clock driver serial protocol accepts Byte Write, Byte Read,
Block Write and Block Read operation from any external I
controller. For Block Write/Read operation, the bytes must be
accessed in sequential order from lowest to highest byte (most
significant bit first) with the ability to stop after any complete
byte has been transferred. For Byte Write and Byte Read
operations, the system controller can access individual
indexed bytes. The offset of the indexed byte is encoded in the
command code, as described in Table 3.
The Block Write and Block Read protocol is outlined in Table 4
while Table 5 outlines the corresponding Byte Write and Byte
Read protocol.The slave receiver address is 11010010 (D2h).
Description
11:18
21:27
30:37
39:46
48:55
Bit
2:8
10
19
20
28
29
38
47
56
....
....
....
....
1
9
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8-bit ‘00000000’ stands for
block operation
Acknowledge from slave
Repeat start
Slave address – 7 bits
Read
Acknowledge from slave
Byte count from slave – 8 bits
Acknowledge
Data byte from slave – 8 bits
Acknowledge
Data byte from slave – 8 bits
Acknowledge
Data bytes from slave/Acknowledge
Data byte N from slave – 8 bits
Not Acknowledge
Stop
Block Read Protocol
Description
CY28404
Page 4 of 19
2
C

Related parts for CY28404OCT