ADR435 AD [Analog Devices], ADR435 Datasheet - Page 32

no-image

ADR435

Manufacturer Part Number
ADR435
Description
Quad-Channel, 12-Bit, Serial Input, 4 mA to 20 mA Output
Manufacturer
AD [Analog Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADR435ARMZ
Manufacturer:
AD
Quantity:
16
Company:
Part Number:
ADR435ARMZ
Quantity:
50
Part Number:
ADR435ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADR435BR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADR435BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADR435BRMZ
Quantity:
5 000
Part Number:
ADR435BRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD5735
DATA REGISTERS
The input shift register is 24 bits wide. When PEC is enabled,
the input shift register is 32 bits wide, with the last eight bits
corresponding to the PEC code (see the Packet Error Checking
section for more information about PEC). When writing to a
data register, the format shown in Table 11 must be used.
Table 11. Input Shift Register for a Write Operation to a Data Register
MSB
D23
R/W
Table 12. Descriptions of Data Register Bits[D23:D16]
Bit Name
R/W
DUT_AD1, DUT_AD0
DREG2, DREG1, DREG0
DAC_AD1, DAC_AD0
Table 13. Programming the DAC Data Register
D23
R/W
1
X = don’t care.
D22
DUT_AD1
D22
DUT_AD1
Description
This bit indicates whether the addressed register is written to or read from.
0 = write to the addressed register.
1 = read from the addressed register.
Used in association with the external pins AD1 and AD0, these bits determine which
addressed by the system controller.
DUT_AD1
0
0
1
1
These bits select the register to be written to. If a control register is selected (DREG[2:0] = 111), the CREG bits in
the control register select the specific control register to be written to (see Table 20).
DREG2
0
0
0
0
1
1
1
1
These bits are used to specify the DAC channel. If a write to the part does not apply to a specific DAC channel,
these bits are don’t care bits.
DAC_AD1
0
0
1
1
D21
DUT_AD0
D21
DUT_AD0
D20
0
DUT_AD0
0
1
0
1
DREG1
0
0
1
1
0
0
1
1
DAC_AD0
0
1
0
1
D20
DREG2
D19
0
Part Addressed
Pin AD1 = 0, Pin AD0 = 0
Pin AD1 = 0, Pin AD0 = 1
Pin AD1 = 1, Pin AD0 = 0
Pin AD1 = 1, Pin AD0 = 1
DREG0
0
1
0
1
0
1
0
1
DAC Channel
DAC A
DAC B
DAC C
DAC D
Rev. B | Page 32 of 48
D19
DREG1
D18
0
Function
Write to DAC data register (one DAC channel)
Reserved
Write to gain register (one DAC channel)
Write to gain registers (all DAC channels)
Write to offset register (one DAC channel)
Write to offset registers (all DAC channels)
Write to clear code register (one DAC channel)
Write to a control register
DAC Data Register
When writing to a DAC data register, Bit D15 to Bit D4 are the
DAC data bits. Table 13 shows the register format, and Table 12
describes the functions of Bit D23 to Bit D16.
D18
DREG0
D17
DAC_AD1
D17
DAC_AD1
D16
DAC_AD0
D16
DAC_AD0
AD5735
D15 to D4
DAC data
device is being
Data Sheet
D3 to D0
X
D15 to D0
Data
1
LSB

Related parts for ADR435