EPM2210 Altera Corporation, EPM2210 Datasheet - Page 41

no-image

EPM2210

Manufacturer Part Number
EPM2210
Description
(EPMxxxx) JTAG & In-System Programmability
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM2210F256A5N
Manufacturer:
MICREL
Quantity:
6
Part Number:
EPM2210F256A5N
Manufacturer:
ALTERA
0
Company:
Part Number:
EPM2210F256A5N
Quantity:
475
Part Number:
EPM2210F256C-4N
Manufacturer:
ALTERA
0
Part Number:
EPM2210F256C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210F256C3N
Manufacturer:
ALTERA
Quantity:
172
Part Number:
EPM2210F256C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210F256C3N
Manufacturer:
ALTERA
0
Part Number:
EPM2210F256C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM2210F256C3N
0
Part Number:
EPM2210F256C4
Manufacturer:
ALTERA
Quantity:
1 758
Part Number:
EPM2210F256C4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
24
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
6
Altera Corporation
December 2004
PCI Compliance
MAX II EPM1270 and EPM2210 devices are compliant with PCI
applications as well as all 3.3-V electrical specifications in the PCI Local
Bus Specification Revision 2.2. These devices are also large enough to
support PCI intellectual property (IP) cores.
device speed grades that meet the PCI timing specifications.
Schmitt Trigger
The input buffer for each MAX II device I/O pin has an optional Schmitt
trigger setting for the 3.3-V and 2.5-V standards. The Schmitt trigger
allows input buffers to respond to slow input edge rates with a fast
output edge rate. Most importantly, Schmitt triggers provide hysteresis
on the input buffer, preventing slow rising noisy input signals from
ringing or oscillating on the input signal driven into the logic array. This
provides system noise tolerance on MAX II inputs, but adds a small,
nominal input delay.
The JTAG input pins (TMS, TCK, and TDI) have Schmitt trigger buffers
which are always enabled.
Output Enable Signals
Each MAX II IOE output buffer supports output enable signals for tri-
state control. The output enable signal can originate from the
GCLK[3..0] global signals or from the MultiTrack interconnect. The
MultiTrack interconnect routes output enable signals and allows for a
unique output enable for each output or bidirectional pin.
Note to
(1)
Table 2–5. MAX II Devices & Speed Grades that Support 3.3-V PCI Electrical
Specifications & Meet PCI Timing
This table contains preliminary information.
Table
Core Version a.b.c variable
2–5:
EPM1270
EPM2210
Device
Note (1)
MAX II Device Handbook, Volume 1
Table 2–5
All Speed Grades
All Speed Grades
33-MHz PCI
shows the MAX II
MAX II Architecture
2–35

Related parts for EPM2210