PCA9525D NXP [NXP Semiconductors], PCA9525D Datasheet - Page 10

no-image

PCA9525D

Manufacturer Part Number
PCA9525D
Description
Simple 2-wire bus buffer
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA9525D
Manufacturer:
NXP
Quantity:
4 990
Part Number:
PCA9525DP
Manufacturer:
NXP
Quantity:
10 110
NXP Semiconductors
10. Application information
PCA9525
Product data sheet
Fig 13. Typical communication sequence through the PCA9525
(clock)
(data)
SDA
SCL
sequence
START
Remark: Input to output delay exaggerated for clarity.
S
master side of PCA9525/PCA9605
slave side of PCA9525/PCA9605
10.1 Design considerations
(master)
A0
Figure 13
excellent application to extending loads and providing interfaces to connectors on high
speed microprocessor cards. PCA9525 can operate well in excess of the Fast-mode
400 kHz I
the buffer with the slowest RC time constant.
Figure 14
single master on the Sxx_IN side of the buffer. One or more PCA9525s can be connected
to this master, giving multiple isolated bus sections on which the slaves are located. Each
bus section can have the maximum permissible load capacitance, and this capacitance
will not influence any other bus section.
The master can control the enable (EN) signals such that each bus section can be
independently activated. This allows for slaves sharing the same address to be placed on
different bus sections and thus uniquely addressed.
The enable pin (EN) can similarly be used to interface buses of different operating
frequencies. When certain bus sections are enabled, the system frequency may be limited
by a bus section having a slave device specified only to 400 kHz (Fast-mode). When that
bus section is disabled, the slow slave is isolated and the remaining bus can be run at
1 MHz (Fast-mode Plus).
device asserting data line (master/slave)
(master)
A1
2
shows a typical application for the PCA9525. In most applications there will be a
shows a typical data transfer through the PCA9525. The PCA9525 has
C-bus specification
purpose of bit (address bit 5)
(master)
A2
All information provided in this document is subject to legal disclaimers.
(master)
A3
Rev. 1 — 25 February 2011
(master)
(Ref.
A4
1). Rise times are determined simply by the side of
(master)
A5
'hand over' pulses upon change
of device asserting the data line
(master)
SDA direction
A6
(master)
W
Simple 2-wire bus buffer
(slave)
ACK
PCA9525
© NXP B.V. 2011. All rights reserved.
sequence
STOP
P
002aaf341
10 of 22

Related parts for PCA9525D