PIC12F1516 MICROCHIP [Microchip Technology], PIC12F1516 Datasheet - Page 240

no-image

PIC12F1516

Manufacturer Part Number
PIC12F1516
Description
28/40/44-Pin Flash Microcontrollers with nanoWatt XLP Technology
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet
PIC16(L)F1516/7/8/9
22.1.1.4
The TRMT bit of the TXSTA register indicates the
status of the TSR register. This is a read-only bit. The
TRMT bit is set when the TSR register is empty and is
cleared when a character is transferred to the TSR
register from the TXREG. The TRMT bit remains clear
until all bits have been shifted out of the TSR register.
No interrupt logic is tied to this bit, so the user has to
poll this bit to determine the TSR status.
22.1.1.5
The EUSART supports 9-bit character transmissions.
When the TX9 bit of the TXSTA register is set, the
EUSART will shift 9 bits out for each character transmit-
ted. The TX9D bit of the TXSTA register is the ninth,
and Most Significant, data bit. When transmitting 9-bit
data, the TX9D data bit must be written before writing
the 8 Least Significant bits into the TXREG. All nine bits
of data will be transferred to the TSR shift register
immediately after the TXREG is written.
A special 9-bit Address mode is available for use with
multiple receivers. See
Detection”
FIGURE 22-3:
DS41452B-page 240
Note:
Reg. Empty Flag)
Reg. Empty Flag)
Write to TXREG
(Transmit Buffer
(Transmit Shift
BRG Output
(Shift Clock)
TRMT bit
TXIF bit
The TSR register is not mapped in data
memory, so it is not available to the user.
for more information on the address mode.
TX/CK
TSR Status
Transmitting 9-Bit Characters
pin
ASYNCHRONOUS TRANSMISSION
Word 1
Transmit Shift Reg.
Word 1
Section 22.1.2.7 “Address
1 T
CY
Start bit
bit 0
Preliminary
bit 1
Word 1
22.1.1.6
1.
2.
3.
4.
5.
6.
7.
8.
Initialize the SPBRGH, SPBRGL register pair and
the BRGH and BRG16 bits to achieve the desired
baud rate (see
Rate Generator (BRG)”
Set the RXx/DTx and TXx/CKx TRIS controls to
‘1’.
Enable the asynchronous serial port by clearing
the SYNC bit and setting the SPEN bit.
If 9-bit transmission is desired, set the TX9 con-
trol bit. A set ninth data bit will indicate that the 8
Least Significant data bits are an address when
the receiver is set for address detection.
Enable the transmission by setting the TXEN
control bit. This will cause the TXIF interrupt bit
to be set.
If interrupts are desired, set the TXIE interrupt
enable bit of the PIE1 register. An interrupt will
occur immediately provided that the GIE and
PEIE bits of the INTCON register are also set.
If 9-bit transmission is selected, the ninth bit
should be loaded into the TX9D data bit.
Load 8-bit data into the TXREG register. This
will start the transmission.
Asynchronous Transmission Set-up:
bit 7/8
Section 22.4 “EUSART Baud
 2011 Microchip Technology Inc.
Stop bit
).

Related parts for PIC12F1516