ATA5423_06 ATMEL [ATMEL Corporation], ATA5423_06 Datasheet - Page 57

no-image

ATA5423_06

Manufacturer Part Number
ATA5423_06
Description
UHF ASK/FSK Transceiver
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
Figure 9-5.
4841C–WIRE–05/06
Bit-check counter
RX_ACTIVE
Demod_Out
(Lim_min = 14, Lim_max = 24)
Timing Diagram During Bit Check
Bit check
Start-up mode
T
Startup_Sig_Proc
For the best noise immunity, use of a low span between T
This is achieved using a fixed frequency at a 50% duty cycle for the transmitter preburst: a
“11111...” or a “10101...” sequence in Manchester or Bi-phase is a good choice. A good compro-
mise between sensitivity and susceptibility to noise regarding the expected edge-to-edge time,
t
and then N
the bit-check limits must be programmed according to the required span.
The bit-check limits are determined by means of the formula below:
Lim_min is defined by the bits Lim_min 0 to Lim_min 5 in control register 5.
Lim_max is defined by the bits Lim_max 0 to Lim_max 5 in control register 6.
Using the above formulas, Lim_min and Lim_max can be determined according to the required
T
minimum edge-to-edge time t
lower limit should be set to Lim_min ≥ 10. The maximum value of the upper limit is
Lim_max = 63.
Figure
Lim_min = 14 and Lim_max = 24. The signal processing circuits are enabled during T
and T
that period. When the bit check becomes active, the bit-check counter is clocked with the cycle
T
Figure 9-5
limits defined by Lim_min and Lim_max at the occurrence of a signal edge. In
page 58
check also fails if CV_Lim reaches Lim_max. This is illustrated in
ee
XDCLK
Lim_min
, is a time window of ±38%; to get the maximum sensitivity the time window should be ±50%
0
Startup_Sig_Proc
.
, T
9-5,
the bit check fails because the value CV_Lim is lower than the limit Lim_min. The bit
1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 9 101112131415161718 1 2 3 4 5 6 7 8 9 10 11
Lim_max
shows how the bit check proceeds if the bit-check counter value CV_Lim is within the
Bit-check
Figure
and T
≥ 6. Using preburst patterns that contain various edge-to-edge time periods,
. The output of the ASK/FSK demodulator (Demod_Out) is undefined during
T
XDCLK
9-6, and
T
T
XDCLK
Lim_min
Lim_max
. The time resolution defining T
= Lim_min × T
= (Lim_max -1) × T
ee
Figure 9-7
1/2 Bit
is defined in the section
Bit-check mode
illustrate the bit check for the bit-check limits
T
Bit check ok
XDCLK
Bit-check
XDCLK
Lim_min
“Receiving Mode” on page
1/2 Bit
Lim_min
ATA5423/25/28/29
and T
Figure 9-7 on page
and T
12131415 1 2 3 4
Bit check ok
Lim_max
Lim_max
1/2 Bit
is recommended.
is T
5 6 7
Figure 9-6 on
XDCLK
58.
Startup_PLL
59. The
. The
57

Related parts for ATA5423_06