M24512 STMicroelectronics, M24512 Datasheet - Page 7

no-image

M24512

Manufacturer Part Number
M24512
Description
512 Kbit Serial IC Bus EEPROM
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24512-DFMC6TG
Manufacturer:
AD
Quantity:
9 240
Company:
Part Number:
M24512-DFMC6TG
Quantity:
297
Company:
Part Number:
M24512-DFMC6TG
Quantity:
40
Part Number:
M24512-DFMN6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M24512-DFMN6TP
Quantity:
50 000
Company:
Part Number:
M24512-DFMN6TP
Quantity:
5 000
Part Number:
M24512-HRMN6TP
Manufacturer:
MICRON
Quantity:
26
Part Number:
M24512-RDW6TP
Manufacturer:
SAMSUNG
Quantity:
10 940
Part Number:
M24512-RDW6TP
Manufacturer:
ST
0
Part Number:
M24512-RDW6TP
Manufacturer:
ST
Quantity:
150
Part Number:
M24512-RDW6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24512-RDW6TP
0
Part Number:
M24512-RMC6TG
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M24512-RMC6TG
Quantity:
15 000
Part Number:
M24512-RMN6TP
Manufacturer:
MICRON
Quantity:
15 000
Part Number:
M24512-RMN6TP
Quantity:
20 000
Part Number:
M24512-RMN6TP
Manufacturer:
ST
Quantity:
256
Part Number:
M24512-RMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24512-RMN6TP
0
Figure 6. Write Mode Sequences with WC=0 (data write enabled)
Minimizing System Delays by Polling On ACK
During the internal write cycle, the memory discon-
nects itself from the bus, and copies the data from
its internal latches to the memory cells. The maxi-
mum write time (t
typical time is shorter. To make use of this, an Ack
polling sequence can be used by the master.
The sequence, as shown in Figure 7, is:
– Initial condition: a Write is in progress.
– Step 1: the master issues a START condition
– Step 2: if the memory is busy with the internal
followed by a Device Select Code (the first byte
of the new instruction).
write cycle, no Ack will be returned and the mas-
ter goes back to Step 1. If the memory has ter-
minated the internal write cycle, it responds with
an Ack, indicating that the memory is ready to
receive the second part of the next instruction
(the first byte of this instruction having been sent
during Step 1).
WC
BYTE WRITE
WC
PAGE WRITE
WC (cont'd)
PAGE WRITE
(cont'd)
w
) is shown in Table 9, but the
DEV SEL
DEV SEL
ACK
DATA IN N
R/W
R/W
ACK
ACK
BYTE ADDR
BYTE ADDR
ACK
ACK
ACK
Read Operations
Read operations are performed independently of
the state of the WC pin.
Random Address Read
A dummy write is performed to load the address
into the address counter, as shown in Figure 8.
Then, without sending a STOP condition, the mas-
ter sends another START condition, and repeats
the Device Select Code, with the RW bit set to ‘1’.
The memory acknowledges this, and outputs the
contents of the addressed byte. The master must
not acknowledge the byte output, and terminates
the transfer with a STOP condition.
Current Address Read
The device has an internal address counter which
is incremented each time a byte is read. For the
Current Address Read mode, following a START
condition, the master sends a Device Select Code
with the RW bit set to ‘1’. The memory acknowl-
edges this, and outputs the byte addressed by the
BYTE ADDR
BYTE ADDR
ACK
ACK
DATA IN 1
DATA IN
ACK
ACK
DATA IN 2
AI01106B
M24512
7/16

Related parts for M24512