K9F4008W0A-TIB0 SAMSUNG [Samsung semiconductor], K9F4008W0A-TIB0 Datasheet - Page 17

no-image

K9F4008W0A-TIB0

Manufacturer Part Number
K9F4008W0A-TIB0
Description
512K x 8 bit NAND Flash Memory
Manufacturer
SAMSUNG [Samsung semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9F4008W0A-TIB0
Manufacturer:
SAM
Quantity:
2 000
Part Number:
K9F4008W0A-TIB0
Manufacturer:
ATM
Quantity:
3 198
DEVICE OPERATION
FRAME READ
Upon initial device power up or after excution of Reset(FFh) command, the device defaults to Read mode. This operation is also ini-
tiated by writing 00h to the command register along with three address cycles. The three cycle address input must be given for
access to each new frame.
The read mode is enabled when the frame address is changed. 32 bytes of data within the selected frame are transferred to the data
registers in less than 15 s(t
the data in a frame is loaded into the registers, they may be read out in 120ns cycle time by sequentially pulsing RE with CE staying
low. High to low transitions of the RE clock output the data starting from the selected column address up to the last column address
within the frame(column 32).
K9F4008W0A-TCB0, K9F4008W0A-TIB0
Figure 3. Read Operation
CLE
CE
WE
ALE
RE
R/B
I/O
0
~
7
00h
Start Add.(3Cycle)
R
A
). The CPU can detect the completion of this data transfer(t
0
~A
7
& A
8
~A
18
Busy(Seek Time)
0
Seek Time
31
17
R
) by analyzing the output of R/B pin. Once
Data Output(Sequential)
FLASH MEMORY

Related parts for K9F4008W0A-TIB0