DM9008AEP_06 DAVICOM [Davicom Semiconductor, Inc.], DM9008AEP_06 Datasheet - Page 16

no-image

DM9008AEP_06

Manufacturer Part Number
DM9008AEP_06
Description
Ethernet Controller with General Processor Interface
Manufacturer
DAVICOM [Davicom Semiconductor, Inc.]
Datasheet
6.8 Receive Overflow Counter Register ( 07H )
6.9 Back Pressure Threshold Register (08H)
6.10 Flow Control Threshold Register ( 09H )
Preliminary
Version: DM9008AEP-DS-P03
Dec. 14, 2006
6:0
Bit
7:4
3:0
7:4
3:0
Bit
Bit
7
Name
RXFU
ROC
BPHW
HWOT
LWOT
Name
Name
JPT
PHS0,R/C
PHS0,R/C
Default
Default
Default
PHS3,
PHS7,
PHS3,
PHS8,
RW
RW
RW
RW
Receive Overflow Counter Overflow
This bit is set when the ROC has an overflow condition
Receive Overflow Counter
This is a statistic counter to indicate the received packet count upon FIFO overflow
Back Pressure High Water Overflow Threshold. MAC will generate the jam pattern
when RX SRAM free space is lower than this threshold value
The default is 3K-byte free space. Please do not exceed SRAM size
(1 unit=1K bytes)
Jam Pattern Time. Default is 200us
bit3 bit2 bit1 bit0
RX FIFO High Water Overflow Threshold
Send a pause packet with pause_ time=FFFFH when the RX RAM free space is
less than this value., If this value is zero, its means no free RX SRAM space. The
default value is 3K-byte free space. Please do not exceed SRAM size (1 unit=1K
bytes)
RX FIFO Low Water Overflow Threshold
Send a pause packet with pause_time=0000 when RX SRAM free space is larger
than this value. This pause packet is enabled after the high water pause packet is
transmitted. The default SRAM free space is 8K-byte. Please do not exceed SRAM
size
(1 unit=1K bytes)
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
100us
150us
200us
250us
300us
350us
400us
450us
500us
550us
600us
time
Ethernet Controller with General Processor Interface
10us
15us
25us
50us
5us
Description
Description
Description
DM9008AEP
16

Related parts for DM9008AEP_06