ADC1213D080HN-C1 IDT, ADC1213D080HN-C1 Datasheet - Page 26
ADC1213D080HN-C1
Manufacturer Part Number
ADC1213D080HN-C1
Description
Analog to Digital Converters - ADC
Manufacturer
IDT
Datasheet
1.ADC1213D080HN-C1.pdf
(40 pages)
Specifications of ADC1213D080HN-C1
Rohs
yes
Table 17.
[1]
Address
(hex)
0824
0825
0826
0827
0828
0829
082C
082D
084C
084D
0870
0871
0890
0891
an "*" in the Access column means that this register is subject to control access conditions in Write mode.
Register name
Cfg_5_K
Cfg_6_M
Cfg_7_CS_N
Cfg_8_Np
Cfg_9_S
Cfg_10_HD_CF
Cfg_01_2_LID
Cfg_02_2_LID
Cfg01_13_FCHK
Cfg02_13_FCHK
Lane0_0_Ctrl
Lane1_0_Ctrl
ADCA_0_Ctrl
ADCB_0_Ctrl
Register allocation map
Access
R/W*
R/W*
R/W*
R/W
R/W*
R/W*
R/W*
R/W*
R
R
R/W
R/W
R/W
R/W
…continued
[1]
Bit 7
HD
0
0
0
0
0
0
0
0
0
0
0
SCR_IN_
SCR_IN_
MODE
MODE
CS[0]
Bit 6
0
0
0
0
0
0
0
0
0
Bit 5
LANE_MODE[1:0]
LANE_MODE[1:0]
ADC_MODE[1:0]
ADC_MODE[1:0]
0
0
0
0
0
0
0
0
Bit 4
0
0
0
0
Bit definition
FCHK[7:0]
FCHK[7:0]
Bit 3
0
0
0
0
0
0
0
LANE_
LANE_
Bit 2
POL
POL
LID[4:0]
LID[4:0]
NP[4:0]
0
0
0
0
0
K[4:0]
LANE_CLK_
LANE_CLK_
POS_EDGE
POS_EDGE
N[3:0]
Bit 1
0
0
0
0
CF[1:0]
LANE_PD
LANE_PD
ADC_PD
ADC_PD
Bit 0
M
S
Default
(bin)
0000 1000
0000 0000
0100 0010
0000 1111
0000 0000
0000 0000
0001 1011
0001 1100
0000 0000
0000 0000
0000 0001
0000 0000
0000 0001
0000 0000