MCIMX6U6AVM08AB Freescale Semiconductor, MCIMX6U6AVM08AB Datasheet - Page 111

no-image

MCIMX6U6AVM08AB

Manufacturer Part Number
MCIMX6U6AVM08AB
Description
Processors - Application Specialized i.MX6 DualLite
Manufacturer
Freescale Semiconductor
Type
Automotive and Infotainment Processorsr
Datasheet

Specifications of MCIMX6U6AVM08AB

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
64 bit
Maximum Clock Frequency
800 MHz
Instruction / Data Cache Memory
32 KB
Data Ram Size
128 KB
Data Rom Size
96 KB
Operating Supply Voltage
1.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
BGA 2240
Interface Type
I2S, SSI, AC97, ESAI, UARTS, eCSPI, I2C, Ethernet, PWM, SJC, GPIO, KPP, SPDIF
Memory Type
DDR3
Minimum Operating Temperature
- 40 C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6U6AVM08AB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX6U6AVM08AB
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX6U6AVM08AB
Quantity:
29
1
These conditions may be chip specific.
2
The maximal accuracy of UP/DOWN edge of IPP_DATA is:
The DISP_CLK_PERIOD, DI_CLK_PERIOD parameters are programmed through the registers.
Figure 70
DISP_CLK_UP parameters are set through the Register.
timing characteristics.
Freescale Semiconductor
IP16
IP17
IP18
IP19
IP20o
IP20
The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display.
Display interface clock down time
ID
IPP_DISP_CLK
IPP_DATA
other controls
Display interface clock low
time
Display interface clock
high time
Data setup time
Data holdup time
Control signals offset
times (defines for each pin)
Control signals setup time
to display interface clock
(defines for each pin)
VSYNC
HSYNC
DRDY
depicts the synchronous display interface timing for access level. The DISP_CLK_DOWN and
Table 73. Synchronous Display Interface Timing Characteristics (Access Level)
Parameter
i.MX 6Solo/6DualLite Automotive and Infotainment Applications Processors, Rev. 1
Figure 70. Synchronous Display Interface Timing Diagram—Access Level
IP16
Tdicd
Symbol
Tckl
Tckh
Tdsu
Tdhd
Tocsu
Tcsu
IP17
=
1
-- - T diclk
2
Tdicd-Tdicu-1.24
Tdicp-Tdicd+Tdicu-1.24
Tdicd-1.24
Tdicp-Tdicd-1.24
Tocsu-1.24
Tdicd-1.24-Tocsu%Tdicp Tdicu
Accuracy
IP19
local start point
×
Min
ceil
=
IP20o
T
2
---------------------------------------------------------- -
diclk
IP18
Tdicu
×
DI_CLK_PERIOD
DISP_CLK_DOWN
IP20
Table 73
±
0.62ns
Tdicd
Tdicd
Tdicp-Tdicd+Tdicu Tdicp-Tdicd+Tdicu+1.2
Tdicu
Tdicp-Tdicu
Tocsu
lists the synchronous display interface
2
-Tdicu
Typ
1
3
Tdicd-Tdicu+1.24
Tocsu+1.24
Electrical Characteristics
Max
Unit
ns
ns
ns
ns
ns
ns
111

Related parts for MCIMX6U6AVM08AB