AT45DB642D-TU Atmel, AT45DB642D-TU Datasheet - Page 24

IC FLASH 64MBIT 66MHZ 28TSOP

AT45DB642D-TU

Manufacturer Part Number
AT45DB642D-TU
Description
IC FLASH 64MBIT 66MHZ 28TSOP
Manufacturer
Atmel
Datasheet

Specifications of AT45DB642D-TU

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
64M (8192 pages x 1056 bytes)
Speed
66MHz
Interface
Parallel/Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
28-TSOP
Density
64Mb
Access Time (max)
6ns
Interface Type
Parallel/Serial-SPI
Boot Type
Not Required
Address Bus
1/8Bit
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP-I
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
8M
Supply Current
15mA
Mounting
Surface Mount
Pin Count
28
Data Bus Width
8 bit
Architecture
Sectored
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Current
15 mA
Mounting Style
SMD/SMT
Organization
256 KB x 32
Memory Configuration
8192 Pages X 1056 Bytes
Clock Frequency
66MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
TSOP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT45DB642D-TU
Manufacturer:
MICRON
Quantity:
101
Part Number:
AT45DB642D-TU
Manufacturer:
ATMEL
Quantity:
9 396
Part Number:
AT45DB642D-TU
Manufacturer:
AT
Quantity:
5
Part Number:
AT45DB642D-TU
Manufacturer:
ATMEL
Quantity:
1 175
Part Number:
AT45DB642D-TU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT45DB642D-TU
Quantity:
529
12. Deep Power-down
12.1
24
Resume from Deep Power-down
AT45DB642D
After initial power-up, the device will default in standby mode. The Deep Power-down command
allows the device to enter into the lowest power consumption mode. To enter the Deep Power-
down mode, the CS pin must first be asserted. Once the CS pin has been asserted, an opcode
of B9H command must be clocked in via input pins (SI or IO
mand has been clocked in, the CS pin must be de-asserted to initiate the Deep Power-down
operation. After the CS pin is de-asserted, the will device enter the Deep Power-down mode
within the maximum t
instructions are ignored except for the Resume from Deep Power-down command.
Figure 12-1. Deep Power-down
The Resume from Deep Power-down command takes the device out of the Deep Power-down
mode and returns it to the normal standby mode. To Resume from Deep Power-down mode, the
CS pin must first be asserted and an opcode of ABH command must be clocked in via input pins
(SI or IO
asserted to terminate the Deep Power-down mode. After the CS pin is de-asserted, the device
will return to the normal standby mode within the maximum t
high during the t
Deep Power-down, the device will return to the normal standby mode.
Figure 12-2. Resume from Deep Power-Down
Command
Deep Power-down
Command
Resume from Deep Power-down
7
-IO
0
). After the last bit of the command has been clocked in, the CS pin must be de-
RDPD
EDPD
time before the device can receive any commands. After resuming form
SI or IO
SI or IO
time. Once the device has entered the Deep Power-down mode, all
7
7
- IO
- IO
CS
CS
0
0
Serial/8-bit
Each transition
represents 8 bits
Each transition
represents 8 bits
Both
Serial/8-bit
Both
Opcode
Opcode
RDPD
7
-IO
0
). After the last bit of the com-
time. The CS pin must remain
Opcode
B9H
Opcode
3542K–DFLASH–04/09
ABH

Related parts for AT45DB642D-TU