AT45DB021D-SH-B Atmel, AT45DB021D-SH-B Datasheet - Page 18

IC FLASH 2MBIT 66MHZ 8SOIC

AT45DB021D-SH-B

Manufacturer Part Number
AT45DB021D-SH-B
Description
IC FLASH 2MBIT 66MHZ 8SOIC
Manufacturer
Atmel
Datasheets

Specifications of AT45DB021D-SH-B

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
2M (1024 pages x 264 bytes)
Speed
66MHz
Interface
SPI, RapidS
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Architecture
Sectored
Interface Type
SPI Serial
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Current
15 mA
Mounting Style
SMD/SMT
Organization
32 KB x 8
Memory Configuration
1024 Pages X 264 Bytes
Clock Frequency
66MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
AT45DB021D-SU
AT45DB021D-SU

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT45DB021D-SH-B
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.2.2
9.
9.1
9.2
9.3
18
Reading the Security Register
The Security Register can be read by first asserting the CS pin and then clocking in an opcode of 77H followed by
three dummy bytes. After the last don’t care bit has been clocked in, the content of the Security Register can be
clocked out on the SO pins. After the last byte of the Security Register has been read, additional pulses on the
SCK pin will simply result in undefined data being output on the SO pins.
Deasserting the CS pin will terminate the Read Security Register operation and put the SO pins into a high-
impedance state.
Figure 8-4.
Additional Commands
Main Memory Page to Buffer Transfer
A page of data can be transferred from the main memory to the buffer. To start the operation for the Atmel
DataFlash
three address bytes comprised of five don’t care bits, 10 page address bits (PA9 - PA0), which specify the page in
main memory that is to be transferred, and 9 don’t care bits. To perform a main memory page to buffer transfer for
the binary page size (256-bytes), the opcode 53H must be clocked into the device followed by three address bytes
consisting of six don’t care bits, 10 page address bits (A17 - A8) which specify the page in the main memory that is
to be transferred, and eight don’t care bits. The CS pin must be low while toggling the SCK pin to load the opcode
and the address bytes from the input pin (SI). The transfer of the page of data from the main memory to the buffer
will begin when the CS pin transitions from a low to a high state. During the transfer of a page of data (t
status register can be monitored to determine whether the transfer has been completed.
Main Memory Page to Buffer Compare
A page of data in main memory can be compared to the data in the buffer. To initiate the operation for the
DataFlash standard page size, a 1-byte opcode, 60H, must be clocked into the device, followed by three address
bytes consisting of five don’t care bits, 10 page address bits (PA9 - PA0) that specify the page in the main memory
that is to be compared to the buffer, and nine don’t care bits. To start a main memory page to buffer compare for a
binary page size, the opcode 60H must be clocked into the device followed by three address bytes consisting of six
don’t care bits, ten page address bits (A17 - A8) that specify the page in the main memory that is to be compared
to the buffer, and eight don’t care bits. The CS pin must be low while toggling the SCK pin to load the opcode and
the address bytes from the input pin (SI). On the low-to-high transition of the CS pin, the data bytes in the selected
main memory page will be compared with the data bytes in the buffer. During this time (t
will indicate that the part is busy. On completion of the compare operation, bit 6 of the status register is updated
with the result of the compare.
Auto Page Rewrite
This mode is only needed if multiple bytes within a page or multiple pages of data are modified in a random fashion
within a sector. This mode is a combination of two operations: Main Memory Page to Buffer Transfer and Buffer to
CS
SO
Atmel AT45DB021D
SI
Each transition
represents 8 bits
®
standard page size (264-bytes), a 1-byte opcode, 53H, must be clocked into the device, followed by
Read Security Register
Opcode
X
X
X
Data Byte
n
Data Byte
n + 1
Data Byte
n + x
COMP
), the status register
3638J–DFLASH–5/10
XFR
), the
®

Related parts for AT45DB021D-SH-B