M25P20-VMN6 NUMONYX, M25P20-VMN6 Datasheet - Page 20

no-image

M25P20-VMN6

Manufacturer Part Number
M25P20-VMN6
Description
IC FLASH 2MBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P20-VMN6

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
2M (256K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P20-VMN6
Manufacturer:
ST
0
Part Number:
M25P20-VMN6#P
Manufacturer:
ST
0
Part Number:
M25P20-VMN6G
Manufacturer:
ST
0
Part Number:
M25P20-VMN6P
Manufacturer:
ST
Quantity:
15 780
Part Number:
M25P20-VMN6P
Manufacturer:
ST
Quantity:
8 000
Part Number:
M25P20-VMN6P
Manufacturer:
ST
0
Company:
Part Number:
M25P20-VMN6P
Quantity:
230
Part Number:
M25P20-VMN6PB
Manufacturer:
MITSUBISHI
Quantity:
100
Part Number:
M25P20-VMN6PT
Manufacturer:
ST
Quantity:
2 100
Part Number:
M25P20-VMN6TP
Manufacturer:
STM
Quantity:
1 865
M25P20
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh)
all bits inside the chosen sector. Before it can be
accepted, a Write Enable (WREN) instruction
must previously have been executed. After the
Write Enable (WREN) instruction has been decod-
ed, the device sets the Write Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by
driving Chip Select (S) Low, followed by the in-
struction code, and three address bytes on Serial
Data Input (D). Any address inside the Sector (see
Table
(SE) instruction. Chip Select (S) must be driven
Low for the entire duration of the sequence.
The instruction sequence is shown in
Figure 15. Sector Erase (SE) Instruction Sequence
Note: Address bits A23 to A18 are Don’t Care.
20/40
3.) is a valid address for the Sector Erase
S
C
D
0
1
2
Instruction
3
Figure
4
5
15..
6
7
MSB
23 22
8
Chip Select (S) must be driven High after the
eighth bit of the last address byte has been latched
in, otherwise the Sector Erase (SE) instruction is
not executed. As soon as Chip Select (S) is driven
High, the self-timed Sector Erase cycle (whose du-
ration is t
cle is in progress, the Status Register may be read
to check the value of the Write In Progress (WIP)
bit. The Write In Progress (WIP) bit is 1 during the
self-timed Sector Erase cycle, and is 0 when it is
completed. At some unspecified time before the
cycle is completed, the Write Enable Latch (WEL)
bit is reset.
A Sector Erase (SE) instruction applied to a page
which is protected by the Block Protect (BP1, BP0)
bits (see
9
24 Bit Address
SE
Table 3.
) is initiated. While the Sector Erase cy-
2
29 30 31
1
and
0
Table
AI03751D
2.) is not executed.

Related parts for M25P20-VMN6