NAND128W3A0AN6 STMicroelectronics, NAND128W3A0AN6 Datasheet - Page 25

IC FLASH 128MBIT 48TSOP

NAND128W3A0AN6

Manufacturer Part Number
NAND128W3A0AN6
Description
IC FLASH 128MBIT 48TSOP
Manufacturer
STMicroelectronics
Datasheet

Specifications of NAND128W3A0AN6

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
128M (16M x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NAND128W3A0AN6
Manufacturer:
ST
Quantity:
4 000
Part Number:
NAND128W3A0AN6E
Manufacturer:
ST
Quantity:
20 000
Block Erase
Erase operations are done one block at a time. An
erase operation sets all of the bits in the ad-
dressed block to ‘1’. All previous data in the block
is lost.
An erase operation consists of three steps (refer to
Figure
1. One bus cycle is required to setup the Block
2. Only three bus cycles for 512Mb and 1Gb
Figure 19. Block Erase Operation
Reset
The Reset command is used to reset the Com-
mand Interface and Status Register. If the Reset
command is issued during any operation, the op-
eration will be aborted. If it was a program or erase
operation that was aborted, the contents of the
memory locations being modified will no longer be
valid as the data will be partially programmed or
erased.
Erase command.
devices, or two for 128Mb and 256Mb devices
19.):
RB
I/O
Block Erase
Setup Code
60h
Block Address
Inputs
NAND128-A, NAND256-A, NAND512-A, NAND01G-A
Confirm
Code
D0h
3. One bus cycle is required to issue the confirm
Once the erase operation has completed the Sta-
tus Register can be checked for errors.
If the device has already been reset then the new
Reset command will not be accepted.
The Ready/Busy signal goes Low for t
the Reset command is issued. The value of t
depends on the operation that the device was per-
forming when the command was issued, refer to
Table 21.
are required to input the block address. The
first cycle (A0 to A7) is not required as only
addresses A14 to A26 (highest address
depends on device density) are valid, A9 to
A13 are ignored. In the last address cycle I/O0
to I/O7 must be set to V
command to start the P/E/R Controller.
(Erase Busy time)
for the values.
tBLBH3
Busy
Read Status Register
IL
70h
.
SR0
BLBH4
ai07593
BLBH4
25/56
after

Related parts for NAND128W3A0AN6