AT17C002A-10QI Atmel, AT17C002A-10QI Datasheet - Page 6

IC SRL CONFIG EEPROM 2M 32TQFP

AT17C002A-10QI

Manufacturer Part Number
AT17C002A-10QI
Description
IC SRL CONFIG EEPROM 2M 32TQFP
Manufacturer
Atmel
Datasheet

Specifications of AT17C002A-10QI

Programmable Type
Serial EEPROM
Memory Size
2Mb
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
32-TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Pin Configurations
6
PLCC
Pin
20
10
12
15
18
20
2
4
5
8
9
AT17C/LV002A
TQFP
Pin
32
31
10
12
15
20
23
27
2
4
7
SER_EN
nCASC
READY
Name
DCLK
DATA
WP1
GND
VCC
nCS
OE
A2
I/O
I/O
I/O
O
O
I
I
I
I
I
Description
Three-state data output for configuration. Open-collector bi-directional pin for programming.
Clock output or clock input. Rising edges on DCLK increment the internal address counter
and present the next bit of data to the DATA pin. The counter is incremented only if the OE
input is held High, the nCS input is held Low, and all configuration data has not been
transferred to the target device (otherwise, as the master device, the DCLK pin drives Low).
WRITE PROTECT (1). Used to protect portions of memory during programming. Disabled by
default due to internal pull-down resistor. This input pin is not used during FPGA loading
operations. See the “Programming Specification for Atmel’s Configuration EEPROMs”
application note for more details.
Output enable (active High) and reset (active Low) when SER_EN is High. A Low logic level
resets the address counter. A High logic level (with nCS Low) enables DATA and permits the
address counter to count. In the mode, if this pin is Low (reset), the internal oscillator
becomes inactive and DCLK drives Low. The logic polarity of this input is programmable and
must be programmed active High (RESET active Low) by the user during programming for
Altera applications.
Chip select input (active Low). A Low input (with OE High) allows DCLK to increment the
address counter and enables DATA to drive out. If the AT17A Series is reset with nCS Low,
the device initializes as the first (and master) device in a daisy chain. If the AT17A Series is
reset with nCS High, the device initializes as a subsequent AT17A Series device in the chain.
Ground pin. A 0.2 µF decoupling capacitor should be placed between the VCC and GND
pins.
reached its maximum value. In a daisy chain of AT17A Series devices, the nCASC pin of one
device is usually connected to the nCS input pin of the next device in the chain, which
permits DCLK from the master configurator to clock data from a subsequent AT17A Series
device in the chain.
Device selection input, A2. This is used to enable (or select) the device during programming,
(i.e., when SER_EN is Low; please refer to the “Programming Specification for Atmel’s
Configuration EEPROMs” application note for more details.)
when power-up is complete. (Recommend a 4.7 kΩ pull-up on this pin if used.)
Serial enable must be held High during FPGA loading operations. Bringing SER_EN Low
enables the 2-wire serial programming mode.
+3.3V/+5V power supply pin
Cascade select output (active Low). This output goes Low when the address counter has
Open collector reset state indicator. Driven Low during power-up reset, released (tri-stated)
2280B–08/01

Related parts for AT17C002A-10QI