ISL8724IRZ Intersil, ISL8724IRZ Datasheet - Page 5

IC POWER SUPPLY SEQUENCER 24QFN

ISL8724IRZ

Manufacturer Part Number
ISL8724IRZ
Description
IC POWER SUPPLY SEQUENCER 24QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL8724IRZ

Applications
Power Supply Sequencer
Voltage - Supply
2.5 V ~ 5 V
Current - Supply
270µA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Input
-
Electrical Specifications
ISL8723, ISL8724 Descriptions and
Operation
The ISL8723 and ISL8724 sequencers are quad voltage
sequencing controllers designed for use in multiple-voltage
systems requiring power sequencing of various supply
voltages. Individual voltage rails are gated on and off by
external N-Channel MOSFETs, the gates of which are
driven by an internal charge pump to ~V
a user programmed sequence.
With the ISL8723, the ENABLE must be asserted high and
all four voltages to be sequenced must be above their
respective user programmed Undervoltage Lock Out
(UVLO) levels before programmed output turn on
sequencing can begin. Sequencing and delay
determination is accomplished by the choice of external
capacitor values on the DLY_ON and DLY_OFF pins. The
SYSRST goes high once all 4 UVLO inputs and ENABLE
are satisfied. Once all 4 UVLO inputs and ENABLE are
satisfied for 10ms, the four DLY_ON capacitors are
simultaneously charged with 1µA current sources to the
DLY_Vth level of 1.28V. As each DLY_ON pin reaches the
DLY_Vth level, its associated GATE will then turn-on with a
10µA source current to the VQP voltage of V
Thus, all four GATEs will sequentially turn on. Once at
DLY_Vth the DLY_ON pins will discharge to be ready when
next needed. After the entire turn on sequence has been
completed and all GATEs have reached the charge
pumped voltage (VQP), a 160ms delay is started to ensure
stability after which the RESET output will be released to go
high. Subsequent to turn-on, if any input falls below its
SYSRST Low Output Voltage
SYSRST Output Capacitance
SYSRST Low to GATE Turn-off
SYSRST High to GATE Turn-on
GATE
GATE Turn-On Current
GATE Turn-Off Current
GATE Current Range
GATE Pull-Down High Current
GATE High Voltage
GATE Low Voltage
BIAS
IC Supply Current
ISL8723 Stand By IC Supply Current
V
DD
Power On Reset
PARAMETER
5
limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested. (Continued)
V
DD
= 3.3V to +5V, T
DD
C
t
t
I
delSYS_G_1
delSYS_G_2
GATE_range
V
I
V
SYMBOL
I
+5.6V (VQP) in
OUT_SRST
GATEoff_h
V
GATEoff_l
I
I
I
OL_SRST
V
DD
GATEon
VDD_5V
VDD_sb
DD
GATEh5
GATEl
_POR
+ 5.6V.
A
ISL8723, ISL8724
= T
J
V
GATE = 80% of V
GATE = 50% of V
GATE = 0V
GATE = V
Within IC I
GATE = V
V
Gate Low Voltage, V
V
V
V
= -40°C to +85°C, Unless Otherwise Specified. Parameters with MIN and/or MAX
DD
DD
DD
DD
DD
= 5V, I
= 5V
= 5V, Enabled and static
= 5V, ENABLE = 0V
rising
TEST CONDITIONS
DD
DD
GATE
OUT
, Disabled
, UVLO = 0V
UVLO point for longer than the glitch filter period, t
(~7µs) this is considered a fault. RESET, SYSRST and all
GATEs are simultaneously pulled low. In this mode the
GATEs are pulled low with ~75mA. Normal shutdown mode
is entered when no UVLO is violated and the ENABLE is
deasserted. When ENABLE is deasserted, RESET is
asserted and pulled low. Next, all four shutdown ramp
capacitors on the DLY_OFF pins are charged with a 1µA
source and when any ramp-capacitor reaches DLY_Vth, a
latch is set and a 10µA current is sunk on the respective
GATE pin to turn off its external MOSFET. When the falling
GATE voltage is approximately 1.5V, the GATE is pulled
down the rest of the way at a higher current level to ensure
a hard turn-off. Each individual external FET is thus turned
off removing the voltages from the load in the programmed
sequence. The SYSRST will pull low concurrent with the
last GATE being pulled low.
The ISL8723 and ISL8724 have the same functionality
except for the complimentary ENABLE active polarity with
the ISL8724 having an ENABLE input. Additionally, the
ISL8723 also has a low power sleep state when disabled.
Upon bias, the SYSRST and RESET pins are held low
before bias voltage = 1V.
The SYSRST has both an input and output function. As an
output, the SYSRST pin is useful when implementing
multiple sequencers in a design needing simultaneous
shutdown as with a kill switch across all sequencers. Once
any UVLO is unsatisfied for longer than t
SYSRST will pull low and pull all other SYSRST pins low
= 100μA
max-min
DD
DD
+5V
+5V
DD
= 1V
V
DD
-12.5
MIN
8.3
+ 5.3V V
-
-
-
-
-
-
-
-
-
-
DD
-10.2
TYP
10.2
0.48
0.01
0.4
0.6
2.2
10
40
75
30
+ 5.6V
FIL
MAX
12.5
2.41
-8.3
, the related
0.1
0.1
0.6
40
3
-
-
-
-
-
April 22, 2009
FIL
UNIT
FN6413.1
mA
mA
ms
pF
µA
µA
µA
µA
ns
V
V
V
V

Related parts for ISL8724IRZ