EVAL-AD7652CBZ Analog Devices Inc, EVAL-AD7652CBZ Datasheet - Page 19

no-image

EVAL-AD7652CBZ

Manufacturer Part Number
EVAL-AD7652CBZ
Description
BOARD EVALUATION FOR AD7652
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7652CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial, Parallel
Inputs Per Adc
1 Differential
Input Range
0 ~ 2.5 V
Power (typ) @ Conditions
65mW @ 500kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7652
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
POWER DISSIPATION VERSUS THROUGHPUT
Operating currents are very low during the acquisition phase,
allowing significant power savings when the conversion rate is
reduced (see
power consumption at the end of each conversion phase. This
makes the part ideal for very low power battery applications.
The digital interface and the reference remain active even
during the acquisition phase. To reduce operating digital supply
currents even further, digital inputs need to be driven close to
the power supply rails (i.e., DVDD or DGND), and OVDD
should not exceed DVDD by more than 0.3 V.
CONVERSION CONTROL
Figure 26
process. The AD7652 is controlled by the CNVST signal, which
initiates conversion. Once initiated, it cannot be restarted or
aborted, even by the power-down input PD, until the conversion
is complete. CNVST operates independently of CS and RD .
Conversions can be automatically initiated with the AD7652. If
CNVST is held LOW when BUSY is LOW, the AD7652 controls
the acquisition phase and automatically initiates a new
conversion. By keeping CNVST LOW, the AD7652 keeps the
conversion process running by itself. It should be noted that the
analog input must be settled when BUSY goes LOW. Also, at
power-up, CNVST should be brought LOW once to initiate the
conversion process. In this mode, the AD7652 can run slightly
faster than the guaranteed 500 kSPS.
Although CNVST is a digital signal, it should be designed with
special care with fast, clean edges, and levels with minimum
overshoot and undershoot or ringing.
100000
10000
1000
100
10
shows the detailed timing diagrams of the conversion
10
Figure 25. Power Dissipation vs. Sampling Rate
Figure 25
100
). The AD7652 automatically reduces its
SAMPLE RATE (SPS)
1000
10000
PDREF = PDBUF = HIGH
100000
02965-0-037
1000000
Rev. 0 | Page 19 of 28
The CNVST trace should be shielded with ground and a low
value serial resistor (i.e., 50
close to the output of the component that drives this line.
For applications where SNR is critical, the CNVST signal should
have very low jitter. This may be achieved by using a dedicated
oscillator for CNVST generation, or to clock CNVST with a
high frequency, low jitter clock, as shown in
CS = RD = 0
CNVST
CNVST
MODE
BUSY
RESET
CNVST
BUSY
DATA
BUSY
DATA
BUS
Figure 28. Master Parallel Data Timing for Reading (Continuous Read)
ACQUIRE
t
t
3
5
t
3
Figure 26. Basic Conversion Timing
t
PREVIOUS CONVERSION DATA
CONVERT
1
Figure 27. RESET Timing
t
7
t
t
4
t
9
1
) termination should be added
t
2
t
6
t
10
ACQUIRE
t
t
8
4
t
8
Figure 22
t
11
AD7652
.
NEW DATA
CONVERT
02964-0-011
02964-0-012
02964-0-011

Related parts for EVAL-AD7652CBZ