EVAL-AD7652CBZ Analog Devices Inc, EVAL-AD7652CBZ Datasheet - Page 21

no-image

EVAL-AD7652CBZ

Manufacturer Part Number
EVAL-AD7652CBZ
Description
BOARD EVALUATION FOR AD7652
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7652CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial, Parallel
Inputs Per Adc
1 Differential
Input Range
0 ~ 2.5 V
Power (typ) @ Conditions
65mW @ 500kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7652
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
MASTER SERIAL INTERFACE
Internal Clock
The AD7652 is configured to generate and provide the serial
data clock SCLK when the EXT/ INT pin is held LOW. The
AD7652 also generates a SYNC signal to indicate to the host
when the serial data is valid. The serial clock SCLK and the
SYNC signal can be inverted if desired. Depending on the
RDC/SDIN input, the data can be read after each conversion or
during the following conversion. F
the detailed timing diagrams of these two modes.
CS, RD
CS, RD
SDOUT
CNVST
SDOUT
CNVST
BUSY
SYNC
SCLK
BUSY
SYNC
SCLK
t
16
t
3
Figure 33. Master Serial Data Timing for Reading (Read Previous Conversion during Convert
igure 32
t
t
t
14
15
16
t
t
t
14
15
29
t
17
X
t
t
Figure 32. Master Serial Data Timing for Reading (Read after Convert)
18
22
and
EXT/INT = 0
t
EXT/INT = 0
1
Figure 33
t
D15
3
X
t
t
1
20
22
t
19
t
21
t
20
D14
t
D15
2
23
show
1
t
19
t
18
Rev. 0 | Page 21 of 28
RDC/SDIN = 0
RDC/SDIN = 1
D14
t
2
t
21
3
23
t
28
3
Usually, because the AD7652 is used with a fast throughput,
Master Read During Conversion is the most recommended
serial mode. In this mode mode, the serial clock and data toggle
at appropriate instants, minimizing potential feedthrough
between digital activity and critical conversion decisions.
In Read After Conversion mode, it should be noted that unlike
in other modes, the BUSY signal returns LOW after the 16 data
bits are pulsed out and not at the end of the conversion phase,
which results in a longer BUSY width.
INVSCLK = INVSYNC = 0
14
D2
INVSCLK = INVSYNC = 0
14
D2
15
D1
15
D1
16
t
24
16
t
30
D0
t
D0
24
02964-0-015
02964-0-016
t
t
t
t
t
t
25
26
27
25
26
27
AD7652

Related parts for EVAL-AD7652CBZ