EVAL-AD7652CBZ Analog Devices Inc, EVAL-AD7652CBZ Datasheet - Page 7

no-image

EVAL-AD7652CBZ

Manufacturer Part Number
EVAL-AD7652CBZ
Description
BOARD EVALUATION FOR AD7652
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7652CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial, Parallel
Inputs Per Adc
1 Differential
Input Range
0 ~ 2.5 V
Power (typ) @ Conditions
65mW @ 500kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7652
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ABSOLUTE MAXIMUM RATINGS
Table 5. AD7652 Stress Ratings
IN
Ground Voltage Differences
Supply Voltages
Digital Inputs
PDREF, PDBUF
Internal Power Dissipation
Internal Power Dissipation
Junction Temperature
Storage Temperature Range
Lead Temperature Range
1
2
3
4
5
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance
degradation or loss of functionality.
Stresses above those listed under Absolute Maximum Ratings may cause
See Analog Input section.
See Voltage Reference Input Section.
Specification is for the device in free air:
Specification is for the device in free air:
permanent damage to the device. This is a stress rating only; functional
operation of the device at these or any other conditions above those listed
in the operational sections of this specification is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect
device reliability.
48-Lead LQFP; θ
48-Lead LFCSP; θ
2
INGND, REFGND to AGND
AGND, DGND, OGND
AVDD, DVDD, OVDD
AVDD to DVDD, AVDD to OVDD
DVDD to OVDD
(Soldering 10 sec)
, TEMP
2
, REF, REFBUFIN,
3
JA
JA
= 91°C/W, θ
= 26°C/W.
4
5
JC
= 30°C/W
1
±0.3 V
AVDD + 0.3 V to
AGND – 0.3 V
–0.3 V to +7 V
±7 V
–0.3 V to +7 V
–0.3 V to DVDD + 0.3 V
±20 mA
700 mW
2.5 W
150°C
–65°C to +150°C
300°C
Rev. 0 | Page 7 of 28
t
* IN SERIAL INTERFACE MODES,THE SYNC, SCLK, AND
TO OUTPUT
0.8V
DELAY
SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD
C
Figure 2. Load Circuit for Digital Interface Timing,
L
OF 10pF; OTHERWISE,THE LOAD IS 60pF MAXIMUM.
Figure 3. Voltage Reference Levels for Timing
SDOUT, SYNC, SCLK Outputs C
PIN
60pF*
2V
0.8V
C
L
500µA
1.6mA
I
I
OH
OL
2V
L
= 10 pF
t
DELAY
0.8V
2V
02964-0-006
1.4V
02965-0-007
AD7652

Related parts for EVAL-AD7652CBZ