HI5628EVAL1 Intersil, HI5628EVAL1 Datasheet - Page 10

no-image

HI5628EVAL1

Manufacturer Part Number
HI5628EVAL1
Description
EVALUATION BOARD FOR LQFPHI5628
Manufacturer
Intersil
Datasheets

Specifications of HI5628EVAL1

Number Of Dac's
2
Number Of Bits
8
Outputs And Type
2, Differential
Sampling Rate (per Second)
125M
Data Interface
Parallel
Settling Time
15ns
Dac Type
Current
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
HI5628
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Pin Descriptions
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
6, 7, 10, 28, 30,
13, 18, 19, 25
9, 29, 40, 45
1-5, 48-46
31, 41, 44
PIN NO.
14, 24
11, 27
12, 26
39-32
15
23
22
17
16
20
21
43
42
8
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
QD7 (MSB) Through
ID7 (MSB) Through
ICOMP1, QCOMP1
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
PIN NAME
QD0 (LSB)
ID0 (LSB)
QOUTB
QOUTA
REFLO
SLEEP
FSADJ
For information regarding Intersil Corporation and its products, see www.intersil.com
REFIO
IOUTB
AGND
IOUTA
DGND
DV
QCLK
AV
ICLK
NC
DD
DD
10
Digital Data Bit 7, the Most Significant Bit through Digital Data Bit 0, the Least Significant Bit, of the Q
channel.
Digital Data Bit 7, the Most Significant Bit through Digital Data Bit 0, the Least Significant Bit, of the I
channel.
Control Pin for Power-Down Mode. Sleep Mode is active high; connect to ground for Normal Mode. Sleep
pin has internal 20µA active pulldown current.
Connect to analog ground to enable internal 1.2V reference or connect to AV
Reference voltage input if internal reference is disabled and reference voltage output if internal reference is
enabled. Use 0.1µF cap to ground when internal reference is enabled.
Full Scale Current Adjust. Use a resistor to ground to adjust full scale output current. Full Scale Output
Current Per Channel = 32 x I
Reduces noise. Connect each to AV
tied together externally.
Analog Ground Connections.
The complementary current output of the I channel. Bits set to all 0s gives full scale current.
Current output of the I channel. Bits set to all 1s gives full scale current.
The complementary current output of the Q channel. Bits set to all 0s gives full scale current.
Current output of the Q channel. Bits set to all 1s gives full scale current.
No Connect. Recommended: Connect to ground.
Analog Supply (+2.7V to +5.5V).
Digital Ground.
Supply voltage for digital circuitry (+2.7V to +5.5V).
Clock input for I channel. Positive edge of clock latches data.
Clock input for Q channel. Positive edge of clock latches data.
HI5628
FSADJ
.
DD
with 0.1µF capacitor. The ICOMP1 and QCOMP1 pins MUST be
PIN DESCRIPTION
DD
to disable.

Related parts for HI5628EVAL1