XC5VLX110T-2FFG1738C Xilinx Inc, XC5VLX110T-2FFG1738C Datasheet - Page 62

FPGA Virtex®-5 Family 110592 Cells 65nm (CMOS) Technology 1V 1738-Pin FCBGA

XC5VLX110T-2FFG1738C

Manufacturer Part Number
XC5VLX110T-2FFG1738C
Description
FPGA Virtex®-5 Family 110592 Cells 65nm (CMOS) Technology 1V 1738-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX110T-2FFG1738C

Package
1738FCBGA
Family Name
Virtex®-5
Device Logic Units
110592
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
680
Ram Bits
5455872
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Total Ram Bits
5455872
Number Of I /o
680
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1738-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-FXT-UNI-G-J - BOARD EVAL FOR VIRTEX-5HW-V5-ML523-FXT-UNI-G - BOARD EVAL FOR VIRTEX-5HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110T-2FFG1738C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110T-2FFG1738C
Manufacturer:
XILINX
0
Chapter 2: Clock Management Technology
Table 2-6: DCM Attributes (Continued)
62
CLKOUT_PHASE_SHIFT
DESKEW_ADJUST
DFS_FREQUENCY_MODE
DLL_FREQUENCY_MODE
DUTY_CYCLE_CORRECTION
DCM_PERFORMANCE_MODE
FACTORY_JF
PHASE_SHIFT
STARTUP_WAIT
DCM Attribute Name
This attribute specifies the phase-
shift mode.
This affects the amount of delay in
the feedback path, and should be
used for source-synchronous
interfaces.
This specifies the frequency mode of
the frequency synthesizer.
This specifies the frequency mode of
the DLL.
This controls the DCM 1X outputs
(CLK0, CLK90, CLK180, and
CLK270), to exhibit a 50/50 duty
cycle. Leave this attribute set at the
default value.
Allows selection between maximum
frequency/ minimum jitter, and low
frequency/maximum phase-shift
range
DLL_FREQUENCY_MODE=LOW
default (0x
DLL_FREQUENCY_MODE=HIGH
default (0x
This specifies the phase-shift
numerator. The value range
depends on
CLKOUT_PHASE_SHIFT and clock
frequency.
When this attribute is set to TRUE,
the configuration startup sequence
waits in the specified cycle until the
DCM locks.
F0F0
F0F0)
Description
).
.
www.xilinx.com
String: NONE or FIXED or
VARIABLE_POSITIVE or
VARIABLE_CENTER or
DIRECT
String:
SYSTEM_SYNCHRONOUS
or
SOURCE_SYNCHRONOUS
String: LOW or HIGH
String: LOW or HIGH
Boolean: TRUE or FALSE
String: MAX_SPEED or
MAX_RANGE
BIT_VECTOR
Integer: –255 to 1023
Boolean: FALSE or TRUE
Values
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
NONE
SYSTEM_
SYNCHRONOUS
LOW
LOW
TRUE
MAX_SPEED
0xF0F0
0
FALSE
Default Value

Related parts for XC5VLX110T-2FFG1738C