ICS85105AGILF IDT, Integrated Device Technology Inc, ICS85105AGILF Datasheet - Page 9

IC FANOUT BUFFER HCSL 20-TSSOP

ICS85105AGILF

Manufacturer Part Number
ICS85105AGILF
Description
IC FANOUT BUFFER HCSL 20-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Multiplexerr
Datasheets

Specifications of ICS85105AGILF

Number Of Circuits
1
Ratio - Input:output
2:5
Differential - Input:output
Yes/Yes
Input
HCSL, LVCMOS, LVDS, LVHSTL, LVPECL, LVTTL, SSTL
Output
HCSL
Frequency - Max
500MHz
Voltage - Supply
2.97 V ~ 3.63 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Frequency-max
500MHz
Number Of Clock Inputs
2
Output Frequency
500MHz
Output Logic Level
HCSL
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.63V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
20
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1152
800-1152-5
800-1152
85105AGILF
R
I
CLK I
For applications not requiring the use of a clock input, it can be
left floating. Though not required, but for additional protection, a
1k
CLK/nCLK I
For applications not requiring the use of the differential input,
both CLK and nCLK can be left floating. Though not required, but
for additional protection, a 1k
ground.
LVCMOS C
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1k
W
IDT
Figure 2 shows how the differential input can be wired to accept
single ended levels. The reference voltage V_BIAS = V
generated by the bias resistors R1, R2 and C1. This bias circuit
should be located as close as possible to the input pin. The ratio
NPUTS
ECOMMENDATIONS FOR
ICS85105I
LOW SKEW, 1-TO-5, DIFFERENTIAL/LVCMOS-TO-0.7V HCSL FANOUT BUFFER
IRING THE
resistor can be tied from the CLK input to ground.
/ ICS
NPUT
:
0.7V HCSL FANOUT BUFFER
ONTROL
NPUTS
D
IFFERENTIAL
resistor can be used.
P
INS
U
NUSED
I
NPUT TO
resistor can be tied from CLK to
F
IGURE
I
NPUT AND
A
A
Single Ended Clock Input
PPLICATION
CCEPT
2. S
INGLE
O
S
UTPUT
INGLE
E
NDED
C1
0.1u
DD
V_Bias
E
/2 is
P
S
NDED
INS
I
IGNAL
NFORMATION
9
L
O
D
All unused differential outputs can be left floating. We recommend
that there is no trace attached. Both sides of the differential output
pair should either be left floating or terminated.
of R1 and R2 might need to be adjusted to position the V_BIAS
in the center of the input voltage swing. For example, if the input
clock swing is only 2.5V and V
and R2/R1 = 0.609.
D
EVELS
IFFERENTIAL
RIVING
R1
1K
R2
1K
UTPUTS
V
DD
D
CLK
nCLK
:
IFFERENTIAL
O
UTPUT
s
I
NPUT
DD
ICS85105AGI REV. A JUNE 5, 2008
= 3.3V, V_BIAS should be 1.25V

Related parts for ICS85105AGILF