ICS1893YI-10LFT IDT, Integrated Device Technology Inc, ICS1893YI-10LFT Datasheet - Page 80

no-image

ICS1893YI-10LFT

Manufacturer Part Number
ICS1893YI-10LFT
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheet

Specifications of ICS1893YI-10LFT

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Other names
1893YI-10LFT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893YI-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
7.6.5.2 Technology Ability Field: Software Mode
7.6.6 Selector Field (Bits 4.4:0)
ICS1893Y-10 Rev F 1/20/04
In Software mode (that is, the HW/SW pin is logic one), these TAF bits are Command Override Write bits.
The default value of these bits depends on the signal level on the HW/SW pin and whether the
Auto-Negotiation sublayer is enabled.
In Software mode, with the Auto-Negotiation Enable bit (bit 0.12) set to logic:
When its Auto-Negotiation Sublayer is enabled, the ICS1893Y-10 transmits its link capabilities to its remote
Link Partner during the auto-negotiation process. The Selector Field is transmitted based on the value of
bits 4.4:0. These bits indicate to the remote link partner the type of message being sent during the
auto-negotiation process. The ICS1893Y-10 supports IEEE Std 802.3, represented by a value of 00001b in
bits 4.4:0. The ISO/IEC 8802-3 standard defines the Selector Field technologies in Annex 28A.
Zero (that is, disabled), the ICS1893Y-10 does not execute the auto-negotiation process. Upon
completion of the initialization sequence, the ICS1893Y-10 proceeds to the Idle state and begins
transmitting IDLES. Two Control Register bits – the Data Rate Select bit (bit 0.13) and the Duplex Select
bit (bit 0.8) – determine the technology mode that the ICS1893Y-10 uses for data transmission and
reception. In this mode, the values of the TAF bits (bits 4.8:5) are undefined.
One (that is, enabled), the ICS1893Y-10 executes the auto-negotiation process and advertises its
capabilities to the remote link partner. The TAF bits (bits 4.8:5) determine the capabilities that the
ICS1893Y-10 advertises to its remote link partner. For the ICS1893Y-10, all of these bits 4.8:5 are set to
logic one, indicating the ability of the ICS1893Y-10 to provide these technologies.
Note:
1. The ICS1893Y-10 does not alter the value of the Status Register bits based on the TAF bits in
2. In this mode, an STA can alter the default TAF bit settings, 4.12:5, and subsequently issue an
ICS1893Y-10 Data Sheet - Release
register 4, as the ISO/IEC definitions for the Status Register bits require these bits to indicate all the
capabilities of the ICS1893Y-10.
Auto-Negotiation Restart.
Copyright © 2004, Integrated Circuit Systems, Inc.
All rights reserved.
80
Chapter 7 Management Register Set
January, 2004

Related parts for ICS1893YI-10LFT