PI7C9X111SLBFDE Pericom Semiconductor, PI7C9X111SLBFDE Datasheet - Page 13

no-image

PI7C9X111SLBFDE

Manufacturer Part Number
PI7C9X111SLBFDE
Description
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C9X111SLBFDE

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C9X111SLBFDE
Manufacturer:
PERICOM
Quantity:
20 000
Company:
Part Number:
PI7C9X111SLBFDEX
Quantity:
971
Company:
Part Number:
PI7C9X111SLBFDEX
Quantity:
3 630
Pericom Semiconductor - Confidential
NAME
IRDY_L
TRDY_L
DEVSEL_L
STOP_L
LOCK_L
IDSEL
PERR_L
SERR_L
REQ_L [3:0]
GNT_L [3:0]
CLKOUT [3:0]
M66EN
RESET_L
INTA_L
INTB_L
INTC_L
INTD_L
PIN ASSIGNMENT
99
100
98
95
96
64
92
63
40, 38, 37, 35
44, 43, 42, 41
52,56,59,58
103
49
39
47
62
61
TYPE
IOD
IOD
I/O
O
B
B
B
B
B
B
B
I
I
I
Page 13 of 78
DESCRIPTION
IRDY (Active LOW): Driven by the initiator of a transaction to indicate its ability to
complete current data phase on the primary side. Once asserted in a data phase, it is
not de-asserted until the end of the data phase. Before tri-stated, it is driven to a de-
asserted state for one cycle.
TRDY (Active LOW): Driven by the target of a transaction to indicate its ability to
complete current data phase on the primary side. Once asserted in a data phase, it is
not de-asserted until the end of the data phase. Before tri-stated, it is driven to a de-
asserted state for one cycle.
Device Select (Active LOW): Asserted by the target indicating that the device is
accepting the transaction. As a master, PI7C9X111SL waits for the assertion of this
signal within 5 cycles of FRAME_L assertion; otherwise, terminate with master
abort. Before tri-stated, it is driven to a de-asserted state for one cycle.
STOP (Active LOW): Asserted by the target indicating that the target is requesting
the initiator to stop the current transaction. Before tri-stated, it is driven to a de-
asserted state for one cycle.
LOCK (Active LOW): Asserted by the initiator for multiple transactions to
complete. PI7C9X111SL does not support any upstream LOCK transaction.
Initialization Device Select: Used as a chip select line for Type 0 configuration
access to bridge’s configuration space.
Parity Error (Active LOW): Asserted when a data parity error is detected for data
received on the PCI bus interface. Before being tri-stated, it is driven to a de-asserted
state for one cycle.
System Error (Active LOW): Can be driven LOW by any device to indicate a
system error condition. If SERR control is enabled, PI7C9X111SL will drive this pin
on:
This signal is an open drain buffer that requires an external pull-up resistor for proper
operation.
Request (Active LOW): REQ_L’s are asserted by bus master devices to request for
transactions on the PCI bus. The master devices de-assert REQ_Ls for at least 2 PCI
clock cycles before asserting them again. If external arbiter is selected, REQ_L [0]
will be the bus grant input to PI7C9X111SL. Also, REQ_L [3:1] will become the
GPI [2:0].
When powered up, if both REQ_L2 and REQ_L3 and pulled low (Active LOW) and
stay low in normal operation, the PI7C9X111SL will change the function of
CLKOUT[3] to CLKRUN and CLKOUT[2] to CLKREQ, respectively.
Grant (Active LOW): PI7C9X111SL asserts GNT_Ls to release PCI bus control to
bus master devices. During idle and all GNT_Ls are de-asserted and arbiter is parking
to PI7C9X111SL, PI7C9X111SL will drive AD, CBE, and PAR to valid logic levels.
If external arbiter is selected, GNT_L [0] will be the bus request from PI7C9X111SL
to external arbiter. Also, GNT_L [3:1] will become the GPO [2:0].
PCI Clock Outputs: PCI clock outputs are derived from the CLKIN and provide
clocking signals to external PCI Devices. In external feedback mode, CLKOUT[0]
becomes an input for feedback clock and CLKOUT[1:3] remain as clock outputs to
provide clock signals to external PCI Devices. Further detail on page 66.
66MHz Enable: This input is used to specify if Bridge is capable of running at
66MHz. For 66MHz operation on the PCI bus, this signal should be pulled “HIGH”.
For 33MHz operation on the PCI bus, this signal should be pulled LOW.
RESET_L (Active LOW): When RESET_L active, all PCI signals should be
asynchronously tri-stated.
Interrupt: Signals are asserted to request an interrupt. After asserted, it can be
cleared by the device driver. INTA_L, INTB_L, INTC_L, INTD_L signals are inputs
and asynchronous to the clock in the forward mode. In reverse mode, INTA_L,
INTB_L, INTC_L, and INTD_L are open drain buffers for sending interrupts to the
host interrupt controller.
Address parity error
Posted write data parity error on target bus
Master abort during posted write transaction
Target abort during posted write transaction
Posted write transaction discarded
Delayed write request discarded
Delayed read request discarded
Delayed transaction master timeout
Errors reported from PCI Express port (advanced error reporting) in transparent
mode.
Feb, 2010, Revision 1.5
PCIe-to-PCI Reversible Bridge
PI7C9X111SL

Related parts for PI7C9X111SLBFDE