ISPPAC-POWR1014A LATTICE [Lattice Semiconductor], ISPPAC-POWR1014A Datasheet - Page 21

no-image

ISPPAC-POWR1014A

Manufacturer Part Number
ISPPAC-POWR1014A
Description
In-System Programmable Power Supply Supervisor, Reset Generator and Sequencing Controller
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPPAC-POWR1014A-01T48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ISPPAC-POWR1014A-01TN48I
Manufacturer:
Lattice
Quantity:
176
Part Number:
ISPPAC-POWR1014A-01TN48I
Manufacturer:
LATTICE
Quantity:
494
Part Number:
ISPPAC-POWR1014A-01TN48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ISPPAC-POWR1014A-01TN48I
Manufacturer:
LATTICE
Quantity:
20 000
Company:
Part Number:
ISPPAC-POWR1014A-01TN48I
Quantity:
85
Part Number:
ISPPAC-POWR1014A-02T48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ISPPAC-POWR1014A-02TN48I
Manufacturer:
LATTICE
Quantity:
947
Part Number:
ISPPAC-POWR1014A-02TN48I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
cuits and ADC. The ispPAC-POWR1014/A can be programmed to operate in three modes: Master mode, Standal-
one mode and Slave mode. Table 5 summarizes the operating modes of ispPAC-POWR1014/A.
Table 5. ispPAC-POWR1014/A Operating Modes
A divide-by-32 prescaler divides the internal 8MHz oscillator (or external clock, if selected) down to 250kHz for the
PLD clock and for the programmable timers. This PLD clock may be made available on the PLDCLK pin by closing
SW2. Each of the four timers provides independent timeout intervals ranging from 32µs to 1.96 seconds in 128
steps.
Digital Outputs
The ispPAC-POWR1014/A provides 14 digital outputs, HVOUT[1:2] and OUT[3:14]. Outputs OUT[3:14] are perma-
nently configured as open drain to provide a high degree of flexibility when interfacing to logic signals, LEDs, opto-
couplers, and power supply control inputs. The HVOUT[1:2] pins can be configured as either high voltage FET driv-
ers or open drain outputs. Each of these outputs may be controlled either from the PLD or from the I
PAC-POWR1014A only). The determination whether a given output is under PLD or I
pin-by-pin basis (see Figure 12). For further details on controlling the outputs through I
SMBUS Interface section of this data sheet.
Figure 12. Digital Output Pin Configuration
High-Voltage Outputs
In addition to being usable as digital open-drain outputs, the ispPAC-POWR1014/A’s HVOUT1-HVOUT2 output
pins can be programmed to operate as high-voltage FET drivers. Figure 13 shows the details of the HVOUT gate
drivers. Each of these outputs may be controlled from the PLD, or with the ispPAC-POWR1014A, from the I
(see Figure 13). For further details on controlling the outputs through I
tion of this data sheet.
Operating Mode
Standalone
Master
Slave
Timer
Closed
Closed
Open
SW0
Closed
Closed
Open
SW1
Digital Control from I
When only one ispPAC-POWR1014/A is used.
When more than one ispPAC-POWR1014/A is
used in a board, one of them should be configured
to operate in this mode.
When more than one ispPAC-POWR1014/As is
used in a board. Other than the master, the rest of
the ispPAC-POWR1014/As should be pro-
grammed as slaves.
(ispPAC-POWR1014A only)
Digital Control
from PLD
Condition
21
2
C Register
2
C, please see the I
ispPAC-POWR1014/A Data Sheet
OUTx
Pin
MCLK pin tristated
MCLK pin outputs 8MHz clock
MCLK pin is input
2
C control may be made on a
2
C/SMBUS Interface sec-
2
C, please see the I
Comments
2
C bus (isp-
2
C bus
2
C/

Related parts for ISPPAC-POWR1014A