STK12C68-SF45I Cypress Semiconductor Corp, STK12C68-SF45I Datasheet - Page 3

IC NVSRAM 64KBIT 45NS 28SOIC

STK12C68-SF45I

Manufacturer Part Number
STK12C68-SF45I
Description
IC NVSRAM 64KBIT 45NS 28SOIC
Manufacturer
Cypress Semiconductor Corp
Series
-r
Datasheets

Specifications of STK12C68-SF45I

Memory Size
64K (8K x 8)
Package / Case
28-SOIC (8.69mm width)
Format - Memory
RAM
Memory Type
NVSRAM (Non-Volatile SRAM)
Speed
45ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Access Time
45 ns
Supply Voltage (max)
7 V
Supply Voltage (min)
4.5 V
Maximum Operating Current
65 mA
Organization
8 K x 8
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
4.5 V to 5.5 V
Rohs Compliant
YES
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STK12C68-SF45I
Manufacturer:
Simtek
Quantity:
500
Part Number:
STK12C68-SF45I
Manufacturer:
SIMTEK
Quantity:
20 000
Part Number:
STK12C68-SF45ITR
Manufacturer:
CADDOCK
Quantity:
101
Pin Configurations
Pin Definitions
Document Number: 001-51027 Rev. *D
Pin Name
DQ
A
V
HSB
0
V
V
WE
CE
OE
0
–A
CAP
SS
CC
-DQ
12
7
Alt
W
G
E
Input or Output Bidirectional Data I/O Lines. Used as input or output lines depending on operation.
Input or Output Hardware Store Busy (HSB). When LOW, this output indicates a Hardware Store is in progress.
Power Supply Power Supply Inputs to the Device.
Power Supply AutoStore Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM
I/O Type
Ground
Input
Input
Input
Input
Address Inputs. Used to select one of the 8,192 bytes of the nvSRAM.
Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the I/O
pins is written to the specific address location.
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
Output Enable, Active LOW. The active LOW OE input enables the data output buffers during
read cycles. Deasserting OE HIGH causes the I/O pins to tristate.
Ground for the Device. The device is connected to ground of the system.
When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal
pull up resistor keeps this pin high if not connected (connection optional).
to nonvolatile elements.
Figure 1. 28-Pin SOIC/DIP and LLC
Description
STK12C68
Page 3 of 23
[+] Feedback

Related parts for STK12C68-SF45I