HD6417041AVF16V Renesas Electronics America, HD6417041AVF16V Datasheet - Page 192

IC SUPERH MCU ROMLESS 144QFP

HD6417041AVF16V

Manufacturer Part Number
HD6417041AVF16V
Description
IC SUPERH MCU ROMLESS 144QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7040r
Datasheets

Specifications of HD6417041AVF16V

Core Processor
SH-2
Core Size
32-Bit
Speed
28.7MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
98
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417041AVF16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 6 Instruction Descriptions
Example:
Rev. 5.00 Jun 30, 2004 page 176 of 512
REJ09B0171-0500O
JSR_TABLE: .data.l
TRGET:
Note: When a delayed branch instruction is used, the branching operation takes place after the
slot instruction is executed, but the execution of instructions (register update, etc.) takes
place in the sequence delayed branch instruction
example, even if a delayed slot instruction is used to change the register where the
branch destination address is stored, the register content previous to the change will be
used as the branch destination address.
MOV.L
JSR
XOR
ADD
...........
.align
NOP
MOV
RTS
MOV
JSR_TABLE,R0
@R0
R1,R1
R0,R1
4
TRGET
R2,R3
#70,R1
; Address of R0 = TRGET
; Branches to TRGET
; Executes XOR before branching
;
procedure is completed (PR data)
; Jump table
;
;
; Returns to the above ADD instruction
; Executes MOV before RTS
Return address for when the subroutine
Procedure entrance
delayed slot instruction. For

Related parts for HD6417041AVF16V