ATSAM3U1CA-CU Atmel, ATSAM3U1CA-CU Datasheet - Page 1014

IC MCU 32BIT 64KB FLASH 100TFBGA

ATSAM3U1CA-CU

Manufacturer Part Number
ATSAM3U1CA-CU
Description
IC MCU 32BIT 64KB FLASH 100TFBGA
Manufacturer
Atmel
Series
SAM3Ur
Datasheets

Specifications of ATSAM3U1CA-CU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
96MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
57
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
20K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 4x10b, 4x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TFBGA
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Processor Series
ATSAM3x
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
20 KB
Interface Type
3xUSART, TWI, 4xSPI, Bus
Maximum Clock Frequency
96 MHz
Number Of Programmable I/os
57
Number Of Timers
8
Operating Supply Voltage
1.62 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3U-EK
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3U1CA-CU
Manufacturer:
Atmel
Quantity:
10 000
40.2
Figure 40-1. DMA Controller (DMAC) Block Diagram
40.3
40.3.1
1014
Block Diagram
Functional Description
Datapath Bundles
SAM3U Series
DMAC Read
Basic Definitions
DMA FIFO Controller
DMA FIFO
DMA Global Control
DMAC Channel 0
and Data Mux
DMAC Channel 0
Write data path
to destination
DMAC Channel 0
Read data path
from source
Source peripheral: Device on an AMBA layer from where the DMAC reads data, which is then
stored in the channel FIFO. The source peripheral teams up with a destination peripheral to form
a channel.
Destination peripheral: Device to which the DMAC writes the stored data from the FIFO (previ-
ously read from the source peripheral).
Memory: Source or destination that is always “ready” for a DMAC transfer and does not require
a handshaking interface to interact with the DMAC.
Channel: Read/write datapath between a source peripheral on one configured AMBA layer and
a destination peripheral on the same or different AMBA layer that occurs through the channel
Datapath Bundles
DMAC Channel 1
DMAC Write
DMAC Channel 2
DMAC AHB Lite Master Interface
DMAC Channel n
DMAC Destination
Control State Machine
Destination Pointer
Management
DMAC Source
Control State Machine
Source Pointer
Management
AMBA AHB
DMA Destination
Request Arbiter
DMA Global
Requests Pool
DMA Source
Trigger Manager
External
Triggers
Soft
Triggers
APB Interface
Status
Registers
Configuration
Registers
DMAC Interrupt
Controller
DMAC
REQ/ACK
Interface
6430D–ATARM–25-Mar-11
DMAC Interrupt
DMAC
Hardware
Handshaking
Interface
DMAC
APB
Interface

Related parts for ATSAM3U1CA-CU