Z8F2422VS020SG Zilog, Z8F2422VS020SG Datasheet - Page 147

IC ENCORE MCU FLASH 24K 68PLCC

Z8F2422VS020SG

Manufacturer Part Number
Z8F2422VS020SG
Description
IC ENCORE MCU FLASH 24K 68PLCC
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheets

Specifications of Z8F2422VS020SG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
46
Program Memory Size
24KB (24K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
68-LCC (J-Lead)
Processor Series
Z8F242x
Core
eZ8
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
46
Number Of Timers
4
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z8F64200100KITG, ZENETSC0100ZACG, ZUSBSC00100ZACG, Z8F64210100ZDA, Z8F64210100ZDP, Z8F64210100ZDV, Z8F64220100ZDA, Z8F64220100ZDV, Z8F6422AR00ZEM, Z8F6422VS00ZEM, Z8F6421AN00ZEM
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4253
Z8F2422VS020SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F2422VS020SG
Manufacturer:
Zilog
Quantity:
10 000
Table 63. SPI Data Register (SPIDATA)
SPI Control Register Definitions
PS019921-0308
BITS
FIELD
RESET
R/W
ADDR
SPI Data Register
SPI Control Register
7
The SPI Data register
(receive) data. Reads from the SPI Data register always return the current contents of the
8-bit shift register. Data is shifted out starting with bit 7. The last bit received resides in bit
position 0.
With the SPI configured as a Master, writing a data byte to this register initiates the data
transmission. With the SPI configured as a Slave, writing a data byte to this register loads
the shift register in preparation for the next data transfer with the external Master. In either
the Master or Slave modes, if a transmission is already in progress, writes to this register
are ignored and the Overrun error Flag, OVR, is set in the SPI Status register.
When the character length is less than 8 bits (as set by the NUMBITS field in the SPI Mode
register), the transmit character must be left justified in the SPI Data register. A received
character of less than 8 bits is right justified (last bit received is in bit position 0). For
example, if the SPI is configured for 4-bit characters, the transmit characters must be writ-
ten to SPIDATA[7:4] and the received characters are read from SPIDATA[3:0].
DATA—Data
Transmit and/or receive data.
The SPI Control register (see
receive operations.
6
(Table
5
63) stores both the outgoing (transmit) data and the incoming
Table 64
4
on page 134) configures the SPI for transmit and
DATA
F60H
R/W
X
3
Z8 Encore! XP
2
Product Specification
Serial Peripheral Interface
1
®
F64XX Series
0
133

Related parts for Z8F2422VS020SG