Z8F2422VS020SG Zilog, Z8F2422VS020SG Datasheet - Page 160

IC ENCORE MCU FLASH 24K 68PLCC

Z8F2422VS020SG

Manufacturer Part Number
Z8F2422VS020SG
Description
IC ENCORE MCU FLASH 24K 68PLCC
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheets

Specifications of Z8F2422VS020SG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
46
Program Memory Size
24KB (24K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
68-LCC (J-Lead)
Processor Series
Z8F242x
Core
eZ8
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
46
Number Of Timers
4
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z8F64200100KITG, ZENETSC0100ZACG, ZUSBSC00100ZACG, Z8F64210100ZDA, Z8F64210100ZDP, Z8F64210100ZDV, Z8F64220100ZDA, Z8F64220100ZDV, Z8F6422AR00ZEM, Z8F6422VS00ZEM, Z8F6421AN00ZEM
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4253
Z8F2422VS020SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F2422VS020SG
Manufacturer:
Zilog
Quantity:
10 000
PS019921-0308
Address Only Transaction with a 10-bit Address
13. The I
14. If more bytes remain to be sent, return to
15. Software responds by setting the STOP bit of the I
16. The I
17. The slave may either Acknowledge or Not Acknowledge the last byte. Because either
18. The I
In the situation where software wants to determine if a slave with a 10-bit address is
responding without sending or receiving data, a transaction can be done which only con-
sists of an address phase.
a slave with 10-bit address will acknowledge. As an example, this transaction can be used
after a ‘write’ has been done to a EEPROM to determine when the EEPROM completes its
internal write operation and is once again responding to I
not Acknowledge the transaction can be repeated until the slave is able to Acknowledge.
Follow the steps below for an address only transaction to a 10-bit addressed slave:
1. Software asserts the IEN bit in the I
2. Software asserts the TXI bit of the I
3. The I
4. Software responds to the TDRE interrupt by writing the first slave address byte. The
5. Software asserts the START bit of the I
6. The I
S
sent, the Transmit interrupt is asserted.
to initiate a new transaction). In the STOP case, software clears the TXI bit of the I
Control register at the same time.
the STOP or START bit is already set, the NCKI interrupt does not occur.
STOP or START bit is cleared.
least-significant bit must be 0 for the write operation.
Slave Address
Figure 29. 10-Bit Address Only Transaction Format
1st 7 bits
2
2
2
2
2
C Controller shifts the data out of using the SDA signal. After the first bit is
C Controller completes transmission of the data on the SDA signal.
C Controller sends the STOP (or RESTART) condition to the I
C interrupt asserts, because the I
C Controller sends the START condition to the I
W = 0 A/A
Figure 29
displays this ‘address only’ transaction to determine if
2
2
C Control register.
C Control register to enable Transmit interrupts.
2
2
Slave Address
C Data register is empty (TDRE = 1)
C Control register.
step
2nd Byte
9.
2
Z8 Encore! XP
C Control register (or START bit
2
C transactions. If the slave does
2
C slave.
Product Specification
A/A P
®
2
C bus. The
F64XX Series
I2C Controller
2
C
146

Related parts for Z8F2422VS020SG