MCF5280CVM66J Freescale Semiconductor, MCF5280CVM66J Datasheet - Page 637

no-image

MCF5280CVM66J

Manufacturer Part Number
MCF5280CVM66J
Description
IC MPU RISC 66MHZ 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5280CVM66J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Type
ROMless
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5280CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 30-15
30.5.2.2 Transmit Packet Format
The basic transmit packet,
Table 30-16
30.5.3
Table 30-17
each command. Issuing a BDM command when the processor is accessing debug module registers using
the WDEBUG instruction causes undefined behavior.
Freescale Semiconductor
.
15–0
Bits
15–0
Bits
16
16
S
16
16
C
Name
Name
15
BDM Command Set
15
D
S
C
D
describes receive BDM packet fields.
describes transmit BDM packet fields.
summarizes the BDM command set. Subsequent paragraphs contain detailed descriptions of
Control. This bit is reserved. Command and data transfers initiated by the development system should
clear C.
Data bits 15–0. Contains the data to be sent from the development system to the debug module.
Status. Indicates the status of CPU-generated messages listed below. The not-ready response can be
ignored unless a memory-referencing cycle is in progress. Otherwise, the debug module can accept a
new serial transfer after 32 processor clock periods.
S DataMessage
0 xxxxValid data transfer
0 0xFFFFStatus OK
1 0x0000Not ready with response; come again
1 0x0001Error—Terminated bus cycle; data invalid
1 0xFFFFIllegal command
Data. Contains the message to be sent from the debug module to the development system. The
response message is always a single word, with the data field encoded as shown above.
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Figure
Table 30-16. Transmit BDM Packet Field Description
Table 30-15. Receive BDM Packet Field Description
30-14, consists of 16 data bits and 1 control bit.
Figure 30-14. Transmit BDM Packet
Figure 30-13. Receive BDM Packet
Data Field [15:0]
Description
Description
D
Debug Support
0
0
30-19

Related parts for MCF5280CVM66J