HD6473228F10V Renesas Electronics America, HD6473228F10V Datasheet - Page 141

MCU 5V 32K,PB-FREE 64-QFP

HD6473228F10V

Manufacturer Part Number
HD6473228F10V
Description
MCU 5V 32K,PB-FREE 64-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/325r
Datasheet

Specifications of HD6473228F10V

Core Processor
H8/300
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI, UART/USART
Number Of I /o
53
Program Memory Size
8KB (8K x 8)
Program Memory Type
OTP
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
64-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Peripherals
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6473228F10V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
7.2.6 FRT Noise Canceler Control Register (FNCR) – H’FFFF
Bit
Initial value
Read/Write
The FNCR is an 8-bit readable/writable register that controls the input capture noise canceler.
The FNCR is initialized to H’FC at a reset and in the standby modes.
Bits 7 to 2 – Reserved: These bits cannot be modified, and are always read as 1.
Bits 1 and 0 – Noise Canceler Select 1 and 0 (NCS1 and NCS0): Select the sampling clock
provided to the noise canceler. Three internal clock rates can be selected.
The noise canceler recognizes a level change only if it is observed in four consecutive samples.
When the noise canceler is enabled, the input capture pulse width must be at least four sampling
clock cycles. See section 7.6, Noise Canceler for further information.
The noise canceler can be disabled by clearing both NCS1 and NCS0 to 0. The input capture pulse
width must then be at least 1.5 system clock cycles (1.5
Bit 1
NCS1
0
0
1
1
7.3 CPU Interface
The free-running counter (FRC), output compare registers (OCRA and OCRB), and input capture
register (ICR) are 16-bit registers, but they are connected to an 8-bit data bus. When the CPU
accesses these registers, to ensure that both bytes are written or read simultaneously, the access is
performed using an 8-bit temporary register (TEMP).
Bit 0
NCS0
0
1
0
1
7
1
Description
Noise canceler is disabled.
Sampling clock frequency: Ø/32
Sampling clock frequency: Ø/64
Sampling clock frequency: Ø/128
6
1
5
1
133
4
1
.
Ø) to assure capture.
3
1
2
1
(Initial value)
NCS1
R/W
1
0
NCS0
R/W
0
0

Related parts for HD6473228F10V