EP9301-CQ Cirrus Logic Inc, EP9301-CQ Datasheet - Page 392

IC ARM920T MCU 166MHZ 208-LQFP

EP9301-CQ

Manufacturer Part Number
EP9301-CQ
Description
IC ARM920T MCU 166MHZ 208-LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9301-CQ

Core Processor
ARM9
Core Size
16/32-Bit
Speed
166MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
598-1248

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9301-CQ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUS
Quantity:
3 390
Part Number:
EP9301-CQZ
Quantity:
1
Part Number:
EP9301-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
EP9301-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
9
TXDThrshld
9-90
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
31
15
Address:
Suggested Value:
Chip Reset:
Soft Reset:
Definition:
Bit Descriptions:
30
14
29
13
28
12
RDST:
0x8001_00E4 - Read/Write
0x0004_0002
0x0000_0000
Unchanged
Transmit Descriptor Threshold register. The transmit descriptor thresholds are
used to set a limit on the amount of empty space allowed in the MAC’s
transmit descriptor FIFO before a bus request will be scheduled. When the
number of empty words in the FIFO exceeds the threshold value, the
Descriptor Processor will schedule a bus request to transfer descriptors. The
actual posting of the bus request may be delayed due to lack of resources in
the MAC, such as a TXDEnq equal to zero. The lower two bits of the
thresholds are always zero.
RSVD:
0:
TDHT:
27
11
RSVD
RSVD
26
10
Copyright 2007 Cirrus Logic
25
9
Receive Descriptor Soft Threshold.
The hard and soft threshold work in exactly the same
manner except one. The soft threshold will not cause a
bus request to be made if the bus is currently in use, but
only when it is deemed to be idle (no transfers for four
AHB clocks). The hard threshold takes effect immediately
regardless of the state of the bus. This operation allows for
more efficient use of the AHB bus by allowing smaller
transfers to take place when the bus is lightly loaded and
requesting larger transfers only when the bus is more
heavily loaded.
Reserved. Unknown During Read.
Must be written as “0”.
Transmit Descriptor Hard Threshold.
24
8
23
7
22
6
21
5
20
4
TDHT
TDST
19
3
18
2
17
0
1
0
DS785UM1
16
0
0
0

Related parts for EP9301-CQ