MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 301

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.5.3
When a soft reset event occurs, the MPC561/MPC563 reconfigures the development port. Refer to
Chapter 23, “Development
Freescale Semiconductor
1
2
3
4
24:25
26:27
28:30
Bit 15 always comes from the internal Flash Reset Configuration Word (MPC563 only).
This bit should not be set on the MPC561/MPC562.
This bit is HC if read from the internal Flash Reset Configuration Word. See
Word
Available only on the MPC562/MPC564, software should write "0" to this bit for MPC561/MPC563.
Bits
31
(UC3FCFIG)."
Soft Reset Configuration
OERC
Name
DME
ISB
Other Exceptions Relocation Control — These bits effect only if ETRE was enabled. See
Table
00 Offset 0
01 Offset 64 Kbytes
10 Offset 512 Kbytes
11 Offset to 0x003F E000
Reserved
Internal Space Base Select — This field defines the initial value of the ISB field in the IMMR
register. A detailed description is in
is mapped to start at address 0x0000_0000. This bit must not be high in the reset configuration
word.
Dual Mapping Enable — This bit determines whether Dual mapping of the internal Flash is
enabled. For a detailed description refer to
disabled.
0 Dual mapping disabled
1 Dual mapping enabled
4-2. Relocation offset:
Support,” for details.
Table 7-5. RCW Bit Descriptions (continued)
MPC561/MPC563 Reference Manual, Rev. 1.2
Table
6-12. The default state is that the internal memory map
Description
Table
10-11. The default state is that dual mapping is
Section 21.2.3.1, “Reset Configuration
Reset
7-13

Related parts for MPC564MZP66