MCHLC908QY2CPE Freescale Semiconductor, MCHLC908QY2CPE Datasheet - Page 143

no-image

MCHLC908QY2CPE

Manufacturer Part Number
MCHLC908QY2CPE
Description
IC MCU 1.5K FLASH 8MHZ 16-DIP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MCHLC908QY2CPE

Core Processor
HC08
Core Size
8-Bit
Speed
2MHz
Peripherals
LVD, POR, PWM
Number Of I /o
13
Program Memory Size
1.5KB (1.5K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
16-DIP (0.300", 7.62mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Connectivity
-
The monitor code has been updated from previous versions of the monitor code to allow enabling the
internal oscillator to generate the internal clock. This addition, which is enabled when IRQ is held low out
of reset, is intended to support serial communication/programming at 4800 baud in monitor mode by using
the internal oscillator, and the internal oscillator user trim value OSCTRIM (FLASH location $FFC0, if
programmed) to generate the desired internal frequency (1.0 MHz). Since this feature is enabled only
when IRQ is held low out of reset, it cannot be used when the reset vector is programmed (i.e., the value
is not $FFFF) because entry into monitor mode in this case requires V
remain low during this monitor session in order to maintain communication.
Table 15-1
may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one
of the following sets of conditions is met:
The rising edge of the internal RST signal latches the monitor mode. Once monitor mode is latched, the
values on PTA1 and PTA4 pins can be changed.
Freescale Semiconductor
2
3
5
1 µF
1 µF
DB9
If $FFFE and $FFFF do not contain $FF (programmed state):
If $FFFE and $FFFF contain $FF (erased state):
If $FFFE and $FFFF contain $FF (erased state):
The external clock is 9.8304 MHz
IRQ = V
The external clock is 9.8304 MHz
IRQ = V
IRQ = V
+
+
shows the pin conditions for entering monitor mode. As specified in the table, monitor mode
1
3
4
5
7
8
C1+
C1–
C2+
C2–
Figure 15-12. Monitor Mode Circuit (Internal Clock, No High Voltage)
TST
DD
SS
MAX232
(internal oscillator is selected, no external clock required)
(this can be implemented through the internal IRQ pullup)
V+
V–
16
15
2
10
6
1 µF
9
MC68HLC908QY/QT Family Data Sheet, Rev. 3
V
DD
+
+
1 µF
2
74HC125
1
+
3
1 µF
74HC125
6
4
10 kΩ
5
V
DD
10 kΩ
*
* Value not critical
N.C.
N.C.
RST (PTA3)
OSC1 (PTA5)
IRQ (PTA2)
PTA0
TST
on IRQ. The IRQ pin must
Monitor Module (MON)
PTA1
PTA4
V
V
DD
SS
V
N.C.
N.C.
DD
0.1 µF
143

Related parts for MCHLC908QY2CPE