EM250-RTR Ember, EM250-RTR Datasheet - Page 64

IC ZIGBEE SYSTEM-ON-CHIP 48-QFN

EM250-RTR

Manufacturer Part Number
EM250-RTR
Description
IC ZIGBEE SYSTEM-ON-CHIP 48-QFN
Manufacturer
Ember
Series
EM250r
Datasheet

Specifications of EM250-RTR

Frequency
2.4GHz
Modulation Or Protocol
802.15.4 Zigbee
Applications
Home/Building Automation, Industrial Control and Monitoring
Power - Output
3dBm
Sensitivity
-97dBm
Voltage - Supply
2 V ~ 3.6 V
Current - Receiving
35.5mA
Current - Transmitting
33mA
Data Interface
PCB, Surface Mount
Memory Size
128kB Flash, 5kB SRAM
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QFN
For Use With
636-1009 - PROGRAMMER USB FLASH EM250/260
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Rate - Maximum
-
Other names
636-1000-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EM250-RTR
Manufacturer:
TI
Quantity:
3 400
Part Number:
EM250-RTR
Manufacturer:
EMBER
Quantity:
20 000
Company:
Part Number:
EM250-RTR
Quantity:
299
EM250
64
2
2
2
2
2
2
2
0
0
0
0
0
0
0
120-0082-000I
SC2_SPICFG
1
-
-
0
0
0
0
0
0
1
1
-
-
-
When the slave select (nSSEL) signal is asserted (by the Master), SC2 SPI transmit data is driven to the output
pin MISO and SC2 SPI data is received from the input pin MOSI. The slave select signal nSSEL is used to enable
driving the serialized data output signal MISO. It is also used to reset the SC2 SPI slave shift register.
Characters received and transmitted are passed through receive and transmit FIFOs. The transmit and receive
FIFOs are 4 bytes deep. These FIFOs are accessed under software control by accessing the
ister or under hardware control using a DMA controller.
Any character received is stored in the (empty) receive FIFO. The register bit
SC2_SPISTAT
software or DMA is not reading from the receive FIFO, the receive FIFO will store up to 4 characters. Any fur-
ther reception is dropped, and the register bit
hardware generates the
til the RX FIFO is drained. Once the DMA marks a RX error, there are two conditions that will clear the error
indication: setting the appropriate
priate DMA buffer after it has unloaded.
Receiving a character always causes a serialization of a transmit character pulled from the transmit FIFO.
When the transmit FIFO is empty, a transmit underrun is detected (no data in transmit FIFO) and the register
bit
INT_SCTXUND
0
1
0
1
-
-
-
SC2-4S mode
SC2-4S mode
SC2-4S mode
SC2-4S mode
SC2-4S mode
SC2-3M mode
SC2-2 mode
register is set to indicate that not all received characters are read out from receive FIFO. If
in the
INT_SCRXOVF
INT_SC2FLAG
Frame Format
Same as above except LSB first instead of MSB first
Illegal
Illegal
MSCLK
MSCLK
MSCLK
MSCLK
MISO
MISO
MISO
MISO
nSSEL
MOSI
nSSEL
MOSI
nSSEL
MOSI
nSSEL
MOSI
out
out
out
out
SC_TX/RXDMARST
in
in
in
in
in
in
in
in
Table 25. SC2 SPI Slave Formats
register is set. Because there is no character available for serialization,
interrupt, but the DMA register will not indicate the error condition un-
RX[7]
RX[7]
RX[7]
RX[7]
TX[7]
TX[7]
TX[7]
TX[7]
SC_SPIRXOVF
bit in the
RX[6]
RX[6]
TX[6]
RX[6]
TX[6]
RX[6]
TX[6]
TX[6]
RX[5]
RX[5]
RX[5]
RX[5]
TX[5]
TX[5]
TX[5]
TX[5]
in the
SC2_DMACTRL
RX[4]
RX[4]
RX[4]
RX[4]
TX[4]
TX[4]
TX[4]
TX[4]
SC2_SPISTAT
RX[3]
RX[3]
TX[3]
RX[3]
TX[3]
RX[3]
TX[3]
TX[3]
register, or loading the appro-
SC_SPIRXVAL
RX[2]
RX[2]
RX[2]
RX[2]
TX[2]
TX[2]
TX[2]
TX[2]
register is set. The RX FIFO
RX[1]
RX[1]
RX[1]
RX[1]
TX[1]
TX[1]
TX[1]
TX[1]
SC2_DATA
in the
RX[0]
RX[0]
TX[0]
RX[0]
TX[0]
RX[0]
TX[0]
TX[0]
data reg-

Related parts for EM250-RTR