XC3S200AN-4FT256I Xilinx Inc, XC3S200AN-4FT256I Datasheet - Page 107

no-image

XC3S200AN-4FT256I

Manufacturer Part Number
XC3S200AN-4FT256I
Description
IC FPGA SPARTAN 3AN 256FTBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3ANr
Datasheet

Specifications of XC3S200AN-4FT256I

Number Of Logic Elements/cells
4032
Number Of Labs/clbs
448
Total Ram Bits
294912
Number Of I /o
195
Number Of Gates
200000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S200AN-4FT256I
Manufacturer:
MOLEX
Quantity:
2 000
Part Number:
XC3S200AN-4FT256I
Manufacturer:
XILINX
Quantity:
5 142
Part Number:
XC3S200AN-4FT256I
Manufacturer:
XILINX
Quantity:
290
Part Number:
XC3S200AN-4FT256I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S200AN-4FT256I
Manufacturer:
XILINX
0
Part Number:
XC3S200AN-4FT256I
Quantity:
37
User I/Os by Bank
Table 79
The AWAKE pin is counted as a dual-purpose I/O.
Table 79: User I/Os Per Bank for the XC3S700AN in the FGG484 Package
Table 80: User I/Os Per Bank for the XC3S1400AN in the FGG484 Package
Footprint Migration Differences
Table 81
FPGAs that can affect migration between devices available in the FGG484 package. All other pins unconditionally migrate
between the Spartan-3AN devices available in the FGG484 package.
Spartan-3AN FPGAs are pin compatible with the same density Spartan-3A FPGAs in the FG(G)484 package, although the
Spartan-3A FPGAs require an external configuration source.
In
right. Migration in the other direction is possible depending on how the pin is configured for the device on the right.
Table 81: FGG484 XC3S700AN to XC3S1400AN Footprint Migration/Differences
DS557 (v4.1) April 1, 2011
Product Specification
Top
Right
Bottom
Left
Top
Right
Bottom
Left
Table
FGG484 Ball
Package
Package
Edge
Edge
Total
Total
U16
U7
T8
81, the arrow () indicates that this pin can unconditionally migrate from the device on the left to the device on the
and
summarizes the three footprint and functionality differences between the XC3S700AN and the XC3S1400AN
Table 80
I/O Bank
I/O Bank
0
1
2
3
0
1
2
3
indicate how the user-I/O pins are distributed between the four I/O banks on the FGG484 package.
Number of Differences:
Bank
2
2
2
Maximum I/Os
Maximum I/Os
N.C.
N.C.
N.C.
372
375
92
94
92
94
92
94
95
94
XC3S700AN
195
195
I/O
I/O
58
33
43
61
58
33
43
61
www.xilinx.com
INPUT
INPUT
17
15
11
17
60
17
15
13
17
62
All Possible I/O Pins by Type
All Possible I/O Pins by Type
Spartan-3AN FPGA Family: Pinout Descriptions
Migration
3
DUAL
DUAL
30
21
52
30
21
52
1
0
1
0
INPUT/VREF
INPUT
INPUT
VREF
VREF
33
10
34
XC3S1400AN
8
8
9
8
8
8
8
CLK
CLK
32
32
8
8
8
8
8
8
8
8
107

Related parts for XC3S200AN-4FT256I