M25P80-VMN6P NUMONYX, M25P80-VMN6P Datasheet - Page 23

no-image

M25P80-VMN6P

Manufacturer Part Number
M25P80-VMN6P
Description
MEMORY, FLASH, SERIAL, 8MB, 8NSOIC
Manufacturer
NUMONYX
Datasheet

Specifications of M25P80-VMN6P

Memory Size
8Mbit
Clock Frequency
75MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
NSOIC
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Package / Case
NSOIC
Memory Type
Flash
Memory Configuration
1M X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P80-VMN6P
Manufacturer:
ST
0
Part Number:
M25P80-VMN6P
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P80-VMN6P
Quantity:
30
Part Number:
M25P80-VMN6PBA
Manufacturer:
ST
Quantity:
20 000
6.4
6.4.1
6.4.2
6.4.3
6.4.4
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in progress, it is recommended to
check the Write In Progress (WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as shown in
Table 6.
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status
Register, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to
0 no such cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable
Latch is reset and no Write Status Register, Program or Erase instruction is accepted.
BP2, BP1, BP0 bits
The Block Protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to
be software protected against Program and Erase instructions. These bits are written with
the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP2,
BP1, BP0) bits is set to 1, the relevant memory area (as defined in
protected against Page Program (PP) and Sector Erase (SE) instructions. The Block Protect
(BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not
been set. The Bulk Erase (BE) instruction is executed if, and only if, both Block Protect
(BP2, BP1, BP0) bits are 0.
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware Protected mode (when the Status Register
Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the
non-volatile bits of the Status Register (SRWD, BP2, BP1, BP0) become read-only bits and
the Write Status Register (WRSR) instruction is no longer accepted for execution.
Status Register Write Protect
SRWD
b7
Status Register format
0
0
BP2
BP1
Block Protect bits
Write Enable Latch bit
BP0
Table
Figure
WEL
Write In Progress bit
2) becomes
10.
WIP
b0
23/57

Related parts for M25P80-VMN6P