AT80C51RD2-3CSUM Atmel, AT80C51RD2-3CSUM Datasheet - Page 34

no-image

AT80C51RD2-3CSUM

Manufacturer Part Number
AT80C51RD2-3CSUM
Description
IC, 8BIT MCU, 80C51, 40MHZ, DIP-40
Manufacturer
Atmel
Datasheet

Specifications of AT80C51RD2-3CSUM

Controller Family/series
80C51
No. Of I/o's
32
Ram Memory Size
1280Byte
Cpu Speed
40MHz
No. Of Timers
3
No. Of Pwm Channels
5
Digital Ic Case Style
DIP
Core Size
8 Bit
Rohs Compliant
Yes
Processor Series
AT80x
Core
8051
Data Bus Width
8 bit
Program Memory Type
ROMLess
Data Ram Size
1280 B
Interface Type
UART, SPI
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Package / Case
PDIL-40
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
0 C
Cpu Family
AT80
Device Core
8051
Device Core Size
8b
Frequency (max)
40MHz
Program Memory Size
Not Required
Total Internal Ram Size
1.25KB
# I/os (max)
32
Number Of Timers - General Purpose
3
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
40
Package Type
PDIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
11. Serial I/O Port
11.1
Figure 11-1. Framing Error Block diagram
Figure 11-2. UART Timings in Mode 1
34
Framing Error Detection
AT80C51RD2
SMOD0=X
SMOD0=1
The serial I/O port in the AT80C51RD2 is compatible with the serial I/O port in the 80C52.
It provides both synchronous and asynchronous communication modes. It operates as a Univer-
sal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and
3). Asynchronous transmission and reception can occur simultaneously and at different baud
rates
Serial I/O port includes the following enhancements:
Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To
enable the framing bit error detection feature, set SMOD0 bit in PCON register (see Figure 11-
1).
When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit.
An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by
two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (see
11-4) bit is set.
Software may examine FE bit after each reception to check for data errors. Once set, only soft-
ware or a reset can clear FE bit. Subsequently, received frames with valid stop bits cannot clear
FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (see
11-2
RXD
• Framing error detection
• Automatic address recognition
FE
RI
and
Figure
SM 0/FE
SM OD1
Start
bit
1
11-3).
SM OD 0
D0
SM 1
D1
SM 2
-
D2
RE N
Se t FE bit if stop bit is 0 (fram ing erro r) (SM OD0 = 1)
SM 0 to UA RT m o de con tro l (SM OD0 = 0 )
PO F
To UA RT fra min g e rro r co nt ro l
D3
Data byte
TB8
GF1
D4
D5
RB8
GF0
D6
PD
TI
D7
IDL
RI
Stop
bit
S CO N (9 8h )
PCON (87 h)
4113D–8051–01/09
Figure
Table

Related parts for AT80C51RD2-3CSUM