MCIMX535DVV1C Freescale Semiconductor, MCIMX535DVV1C Datasheet - Page 46

no-image

MCIMX535DVV1C

Manufacturer Part Number
MCIMX535DVV1C
Description
IMX53 REV 2.1 COMM
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MCIMX535DVV1C

Rohs Compliant
YES
Core Size
32bit
Program Memory Size
288KB
Cpu Speed
1GHz
Digital Ic Case Style
BGA
No. Of Pins
529
Supply Voltage Range
1.25V To 1.35V
Operating Temperature Range
-20°C To +85°C
Msl
MSL 3 - 168 Hours
Embedded Interface Type
I2C, SPI, UART
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX535DVV1C
Manufacturer:
LRC
Quantity:
21 000
Part Number:
MCIMX535DVV1C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX535DVV1C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX535DVV1CR2
Manufacturer:
FREESCALE
Quantity:
556
1
2
3
Electrical Characteristics
46
Boot value NFC_FREQ_SEL Fuse High (burned)
Boot value NFC_FREQ_SEL Fuse Low
For RBB_MODE=1, using NANDF_RB0 signal for ready/busy indication. This mode require setting the delay line. See the
Reference Manual for details.
emi_slow_clk (MHz)
133
A potential limitation for minimum clock frequency may exist for some
devices. When the clock frequency is too low, the data bus capturing might
occur after the specified t
clock frequency above 25.6 MHz (that is, T = 39 ns) guaranties a proper
operation for devices having t
NFC_FREQ_SEL Fuse be set accordingly to initiate the boot with
33.33 MHz clock.
Lower frequency operation can be supported for most available devices in
the market, relying on data lines Bus-Keeper logic. This depends on device
behavior on the data bus in the time interval between data output valid to
data output high-Z state. In NAND device parameters this period is marked
between t
data transition from valid value to high-Z occurs without going through
other states. Setting the data bus pads to Bus-Keeper mode in the IOMUXC
registers, keeps the data bus valid internally after the specified hold time,
allowing proper capturing with slower clock.
NFCLE
NFCE_B
NFWE_B
NFIO[7:0]
i.MX53xD Applications Processors for Consumer Products, Rev. 1
rhoh
Table 33. NFC Clock Settings Examples (continued)
nfc_podf (Division Factor)
and t
Figure 10. Command Latch Cycle Timing
rhz
(RE_B high to output high-Z). In most devices, the
NF1
4
3
2
rhoh
(RE_B high to output hold) period. Setting the
NF3
rhoh
command
NF8
NOTE
> 15 ns. It is also recommended that the
NF5
NF9
enfc_clk (MHz)
NF2
44.33
33.33
66
NF4
3
3
Freescale Semiconductor
T-Clock Period (ns)
22.5
30
15

Related parts for MCIMX535DVV1C