MEDIA5200KIT1 Freescale Semiconductor, MEDIA5200KIT1 Datasheet - Page 24

MCU, MPU & DSP Development Tools MEDIA5200 SW DEVT SYSTEM

MEDIA5200KIT1

Manufacturer Part Number
MEDIA5200KIT1
Description
MCU, MPU & DSP Development Tools MEDIA5200 SW DEVT SYSTEM
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MEDIA5200KIT1

Processor To Be Evaluated
MPC5200B
Data Bus Width
32 bit
Interface Type
Ethernet, USB
Lead Free Status / Rohs Status
Not Compliant
NOTES:
1. ACK can shorten the CS pulse width.
2. In Large Flash and MOST Graphics mode the shared PCI/ATA pins, used as address lines, are released at the same moment
3. ACK is input and can be used to shorten the CS pulse width.
4. Only available in Large Flash and MOST Graphics mode.
5. Only available in MOST Graphics mode.
6. Deadcycles are only used, if no arbitration to an other module (ATA or PCI) of the shared local bus happens. If arbitration
24
Wait States (WS) can be programmed in the Chip Select X Register, Bit field WaitP and WaitX. It can be specified from
0–65535.
as the CS. This can cause the address to change before CS is deasserted.
happens the bus can be driven within 4 IPB clocks by an other modules.
Sym
t
t
t
t
t
t
t
t
t
t
10
11
12
13
14
15
16
17
18
19
DATA input setup before CS negation
DATA input hold after CS negation
ACK assertion after CS assertion
TS assertion before CS assertion
ACK negation after CS negation
TSIZ valid before CS assertion
ACK change before PCI clock
TSIZ hold after CS negation
ACK change after PCI clock
TS pulse width
Description
Table 24. Non-MUXed Mode Timing (continued)
MPC5200B Data Sheet, Rev. 4
t
t
t
t
IPBIck
IPBIck
PCIck
PCIck
Min
8.5
0
(DC + 1) × t
t
t
Max
PCIck
PCIck
6.9
2.0
4.4
PCIck
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Freescale Semiconductor
Notes SpecID
(6)
(3)
(3)
(4)
(4)
(5)
(5)
(1)
(1)
A7.12
A7.13
A7.14
A7.15
A7.16
A7.17
A7.18
A7.19
A7.20
A7.21

Related parts for MEDIA5200KIT1