ADSP-21160NCB-100 Analog Devices Inc, ADSP-21160NCB-100 Datasheet - Page 39

IC,DSP,32-BIT,CMOS,BGA,400PIN,PLASTIC

ADSP-21160NCB-100

Manufacturer Part Number
ADSP-21160NCB-100
Description
IC,DSP,32-BIT,CMOS,BGA,400PIN,PLASTIC
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr

Specifications of ADSP-21160NCB-100

Rohs Status
RoHS non-compliant
Interface
Host Interface, Link Port, Serial Port
Clock Rate
100MHz
Non-volatile Memory
External
On-chip Ram
512kB
Voltage - I/o
3.30V
Voltage - Core
1.90V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
400-BGA
Package
400BGA
Numeric And Arithmetic Format
Floating-Point
Maximum Speed
100 MHz
Ram Size
512 KB
Device Million Instructions Per Second
100 MIPS
Lead Free Status / RoHS Status

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21160NCB-100
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21160NCB-100
Manufacturer:
ADI
Quantity:
2 186
DMA Handshake
See
three DMA handshake modes. In all three modes, DMARx is
used to initiate transfers. For handshake mode, DMAGx con-
trols the latching or enabling of data externally. For external
handshake mode, the data transfer is controlled by the
ADDR31–0, RDx, WRx, PAGE, MS3–0, ACK, and DMAGx
Table 26. DMA Handshake
1
2
3
4
5
6
7
8
9
10
11
12
Parameter
Timing Requirements
t
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
W = (number of wait states specified in WAIT register) × t
HI = t
Only required for recognition in the current cycle.
Maximum throughput using DMARx / DMAGx handshaking equals t
For ADSP-21160M, specification is t
t
For ADSP-21160M, specification is 0.75t
For ADSP-21160M, specification is t
Use t
For ADSP-21160M, specification is t
t
See Example System Hold Time Calculation on page
This parameter applies for synchronous access mode only.
For ADSP-21160M, specification is 18 ns, minimum.
SDATDGL
VDATDGH
SDRC
WDR
SDATDGL
HDATIDG
DATDRH
DMARLL
DMARH
DDGL
WDGH
WDGL
HDGC
VDATDGH
DATRDGH
DGWRL
DGWRH
DGWRR
DGRDL
DRDGH
DGRDR
DGWR
DADGH
DDGHA
non-synchronous access mode only.
data can be driven t
n equals the number of extra cycles that the access is prolonged.
Table 26
DMARLL
CK
is the data setup requirement if DMARx is not being used to hold off completion of a write. Otherwise, if DMARx low holds off completion of the write, the
is valid if DMARx is not being used to hold off completion of a read. If DMARx is used to prolong the read, then t
(if data bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).
if DMARx transitions synchronous with CLKIN. Otherwise, use t
and
DATDRH
Figure
DMARx Setup Before CLKIN
DMARx Width Low (Nonsynchronous)
Data Setup After DMAGx Low
Data Hold After DMAGx High
Data Valid After DMARx High
DMARx Low Edge to Low Edge
DMARx Width High
DMAGx Low Delay After CLKIN
DMAGx High Width
DMAGx Low Width
DMAGx High Delay After CLKIN
Data Valid Before DMAGx High
Data Disable After DMAGx High
WRx Low Before DMAGx Low
DMAGx Low Before WRx High
WRx High Before DMAGx High
RDx Low Before DMAGx Low
RDx Low Before DMAGx High
RDx High Before DMAGx High
DMAGx High to WRx, RDx, DMAGx Low
Address/Select Valid to DMAGx High
Address/Select Hold after DMAGx High
after DMARx is brought high.
23. These specifications describe the
CCLK
CLK
CCLK
+10 ns, maximum.
+4.5 ns, minimum.
+4.5 ns, minimum.
CCLK
–7 ns, maximum.
2, 8
49
for calculation of hold times given capacitive and dc loads.
1
4, 6
4, 5
11
11
7
9
Rev. B | Page 39 of 60 | February 2010
10
12
WDR
CK
2, 3
.
+ t
DMARH
WDR
and t
= (0.5t
Min
3
0.5t
2
t
0.5t
0.25t
0.5t
t
t
t
0.25t
–1.5
t
–1.5
–1.5
t
–1.5
0.5t
15.5
1
CK
CK
CK
CK
CK
CK
DMARH
– 0.5t
– 0.25t
– 0.25t
– 0.5t
– 0.5t
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
signals. For Paced Master mode, the data transfer is controlled
by ADDR31–0, RDx, WRx, MS3–0, and ACK (not DMAGx).
For Paced Master mode, the Memory Read-Bus Master, Mem-
ory Write-Bus Master, and Synchronous Read/Write-Bus
Master timing specifications for ADDR31–0, RDx, WRx,
MS3–0, PAGE, DATA63–0, and ACK also apply.
.
+1) + (0.5t
+2.5
+1
– 1+HI
– 2+HI
CCLK
CCLK
CCLK
+1
– 3
CCLK
CCLK
–2+W
– 1
– 2 +W
+1.5
– 8
CCLK
+1)=10.0 ns (100 MHz). This throughput limit applies to
ADSP-21160M/ADSP-21160N
VDATDGH
Max
t
t
0.25t
t
t
0.25t
2
2
2
2
CK
CK
CK
CK
+3
– 0.5t
– 0.25t
– 0.25t
CCLK
CCLK
= t
CK
CCLK
+9
+1.5
CCLK
CCLK
– 0.25t
–7
+9
+5
CCLK
– 8 + (n × t
CK
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
) where

Related parts for ADSP-21160NCB-100