85310AYI-11LF Integrated Device Technology (Idt), 85310AYI-11LF Datasheet - Page 8

no-image

85310AYI-11LF

Manufacturer Part Number
85310AYI-11LF
Description
Clock Driver 2-IN ECL/LVPECL 32-Pin LQFP Tray
Manufacturer
Integrated Device Technology (Idt)
Datasheet

Specifications of 85310AYI-11LF

Package
32LQFP
Configuration
1 x 2:1
Input Signal Type
HCSL|LVDS|LVHSTL|LVPECL|SSTL
Maximum Output Frequency
700 MHz
Operating Supply Voltage
-2.5|-3.3|3.3 V
ICS85310I-11 Data Sheet
Parameter Measurement Information
Output Duty Cycle/Pulse Width/Period
Applications Information
Wiring the Differential Input to Accept Single-Ended Levels
Figure 2 shows how a differential input can be wired to accept single
ended levels. The reference voltage V
the bias resistors R1 and R2. The bypass capacitor (C1) is used to
help filter noise on the DC bias. This bias circuit should be located as
close to the input pin as possible. The ratio of R1 and R2 might need
to be adjusted to position the V
swing. For example, if the input clock swing is 2.5V and V
R1 and R2 value should be adjusted to set V
below are for when both the single ended swing and V
same voltage. This configuration requires that the sum of the output
impedance of the driver (Ro) and the series resistance (Rs) equals
the transmission line impedance. In addition, matched termination at
the input will attenuate the signal in half. This can be done in one of
two ways. First, R3 and R4 in parallel should equal the transmission
Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels
ICS85310AYI-11 REVISION F JUNE 9, 2010
nQ[0:9]
Q[0:9]
t
PW
odc =
REF
t
PERIOD
t
PERIOD
t
PW
in the center of the input voltage
REF
x 100%
= V
REF
CC
at 1.25V. The values
/2 is generated by
CC
CC
are at the
= 3.3V,
LOW SKEW, 1-TO-10 DIFFERENTIAL-TO-3.3V, 2.5V LVPECL/ECL FANOUT BUFFER
8
line impedance. For most 50Ω applications, R3 and R4 can be 100Ω.
The values of the resistors can be increased to reduce the loading for
slower and weaker LVCMOS driver. When using single-ended
signaling, the noise rejection benefits of differential signaling are
reduced. Even though the differential input can handle full rail
LVCMOS signaling, it is recommended that the amplitude be
reduced. The datasheet specifies a lower differential amplitude,
however this only applies to differential signals. For single-ended
applications, the swing can be larger, however V
than -0.3V and V
of the recommended components might not be used, the pads
should be placed in the layout. They can be utilized for debugging
purposes. The datasheet specifications are characterized and
guaranteed by using a differential signal.
IH
cannot be more than V
©2010 Integrated Device Technology, Inc.
CC
+ 0.3V. Though some
IL
cannot be less

Related parts for 85310AYI-11LF