LAN9218I-MT Standard Microsystems (SMSC), LAN9218I-MT Datasheet - Page 96

LAN9218I-MT

Manufacturer Part Number
LAN9218I-MT
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9218I-MT

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (max)
3.63V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9218I-MT
Manufacturer:
Standard
Quantity:
1 981
Part Number:
LAN9218I-MT
Manufacturer:
SMSC
Quantity:
6
Part Number:
LAN9218I-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9218I-MT
0
Revision 2.7 (03-15-10)
5.4.2
31-16
BITS
BITS
15-0
1-0
5
4
3
2
Deferral Check (DFCHK). When set, enables the deferral check in the MAC. The MAC will abort the
transmission attempt if it has deferred for more than 24,288 bit times. Deferral starts when the
transmitter is ready to transmit, but is prevented from doing so because the CRS is active. Defer time
is not cumulative. If the transmitter defers for 10,000 bit times, then transmits, collides, backs off, and
then has to defer again after completion of back-off, the deferral timer resets to 0 and restarts. When
reset, the deferral check is disabled in the MAC and the MAC defers indefinitely.
Reserved
Transmitter enable (TXEN). When set, the MAC’s transmitter is enabled and it will transmit frames
from the buffer onto the cable.
When reset, the MAC’s transmitter is disabled and will not transmit any frames.
Receiver Enable (RXEN). When set (1), the MAC’s receiver is enabled and will receive frames from
the internal PHY.
When reset, the MAC’s receiver is disabled and will not receive any frames from the internal PHY.
Reserved
Reserved
Physical Address [47:32]. This field contains the upper 16-bits (47:32) of the Physical Address of
the LAN9218i device. The content of this field is undefined until loaded from the EEPROM at power-
on. The host can update the contents of this field after the initialization process has completed.
ADDRH—MAC Address High Register
The MAC Address High register contains the upper 16-bits of the physical address of the MAC. The
contents of this register are optionally loaded from the EEPROM at power-on through the EEPROM
Controller if a programmed EEPROM is detected. The least significant byte of this register (bits [7:0])
is loaded from address 0x05 of the EEPROM. The second byte (bits [15:8]) is loaded from address
0x06 of the EEPROM. Please refer to
details the byte ordering of the ADDRL and ADDRH registers with respect to the reception of the
Ethernet physical address.
Offset:
Default Value:
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
2
0000FFFFh
DATASHEET
Section 4.6
DESCRIPTION
DESCRIPTION
96
Attribute:
Size:
for more information on the EEPROM. Section
R/W
32 bits
SMSC LAN9218i
Datasheet
5.4.3

Related parts for LAN9218I-MT