XC5VLX30-1FFG324C Xilinx Inc, XC5VLX30-1FFG324C Datasheet - Page 374

FPGA, VIRTEX-5 LX, 30K, 324FBGA

XC5VLX30-1FFG324C

Manufacturer Part Number
XC5VLX30-1FFG324C
Description
FPGA, VIRTEX-5 LX, 30K, 324FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX30-1FFG324C

No. Of Logic Blocks
4800
Family Type
Virtex-5
No. Of Speed Grades
1
Total Ram Bits
1179648
No. Of I/o's
220
Clock Management
DCM, PLL
I/o Supply Voltage
3.3V
Operating Frequency Max
550MHz
Number Of Logic Elements/cells
30720
Number Of Labs/clbs
2400
Number Of I /o
220
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-BBGA, FCBGA
Core Supply Voltage Range
1V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-AFX-FF324-500-G - BOARD DEV VIRTEX 5 FF324
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1558

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX30-1FFG324C
Manufacturer:
XILINX
Quantity:
128
Part Number:
XC5VLX30-1FFG324C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX30-1FFG324C
Manufacturer:
XILINX
0
Part Number:
XC5VLX30-1FFG324CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 8: Advanced SelectIO Logic Resources
Table 8-7: OSERDES Attribute Summary
374
OSERDES Attribute
DATA_RATE_OQ
DATA_RATE_TQ
DATA_WIDTH
SERDES_MODE
TRISTATE_WIDTH
OSERDES Attributes
DATA_RATE_OQ Attribute
DATA_RATE_TQ Attribute
Defines whether data (OQ) changes at every
clock edge or every positive clock edge with
respect to CLK.
Defines whether the 3-state (TQ) changes at
every clock edge, every positive clock edge
with respect to clock, or is set to buffer
configuration.
Defines the parallel-to-serial data converter
width. This value also depends on the
DATA_RATE_OQ value.
Defines whether the OSERDES module is a
master or slave when using width expansion.
Defines the parallel to serial 3-state converter
width.
Table 8-7
primitive. The table includes the default values.
The DATA_RATE_OQ attribute defines whether data is processed as single data rate (SDR)
or double data rate (DDR). The allowed values for this attribute are SDR and DDR. The
default value is DDR.
The DATA_RATE_TQ attribute defines whether 3-state control is to be processed as single
data rate (SDR) or double data rate (DDR). The allowed values for this attribute are SDR
and DDR. The default value is DDR.
lists and describes the various attributes that are available for the OSERDES
Description
www.xilinx.com
String: SDR or DDR
String: BUF, SDR, or DDR
Integer: 2, 3, 4, 5, 6, 7, 8, or 10.
If DATA_RATE_OQ = DDR,
value is limited to 4, 6, 8, or 10.
If DATA_RATE_OQ = SDR,
value is limited to
2, 3, 4, 5, 6, 7, or 8.
String: MASTER or SLAVE
Integer: 1 or 4
If DATA_RATE_TQ = DDR,
DATA_WIDTH = 4, and
DATA_RATE_OQ = DDR,
value is limited to 4.
For all other settings of
DATA_RATE_TQ,
DATA_WIDTH, and
DATA_RATE_OQ, value is
limited to 1.
Value
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Default Value
DDR
DDR
4
MASTER
4

Related parts for XC5VLX30-1FFG324C