ISP1507CBS-T NXP Semiconductors, ISP1507CBS-T Datasheet - Page 13

no-image

ISP1507CBS-T

Manufacturer Part Number
ISP1507CBS-T
Description
RF Transceiver USB 2.0 ULPI TRNSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1507CBS-T

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
Other names
ISP1507CBS,518
NXP Semiconductors
ISP1507C_ISP1507D_1
Product data sheet
7.10.10 DIR
7.10.11 STP
7.10.12 NXT
7.10.13 CLOCK
7.10.14 GND (die pad)
ULPI direction output pin. Controls the direction of the data bus. By default, the ISP1507
holds DIR at LOW, causing the data bus to be an input. When DIR is LOW, the ISP1507
listens for data from the link. The ISP1507 pulls DIR to HIGH only when it has data to
send to the link, which is for one of two reasons:
For details on DIR usage, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1 .
ULPI stop input pin. The link must assert STP to signal the end of a USB transmit packet
or a register write operation. When DIR is asserted, the link can optionally assert STP to
abort the ISP1507, causing it to deassert DIR in the next clock cycle. A weak pull-up
resistor is incorporated into the STP pin as part of the interface protect feature. For details,
see
For details on STP usage, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1 .
ULPI next data output pin. The ISP1507 holds NXT at LOW, by default. When DIR is LOW
and the link is sending data to the ISP1507, NXT will be asserted to notify the link to
provide the next data byte. When DIR is at HIGH and the ISP1507 is sending data to the
link, NXT will be asserted to notify the link that another valid byte is on the bus. NXT is not
used for register read data or the RXCMD status update.
For details on NXT usage, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1 .
A 60 MHz interface clock to synchronize the ULPI bus. The ISP1507 provides two
clocking options:
For details on CLOCK usage, refer to UTMI+ Low Pin Interface (ULPI) Specification
Rev. 1.1 .
Global ground signal. The die pad is exposed on the underside of the package as a
ground plate. This acts as a ground to all circuits in the ISP1507. To ensure correct
operation of the ISP1507, GND must be soldered to the cleanest ground available.
To send the USB receive data, RXCMD status updates and register reads data to the
link.
To block the link from driving the data bus during power-up, reset and low-power
mode (suspend).
A crystal is attached between the XTAL1 and XTAL2 pins.
A clock is driven into the XTAL1 pin, with the XTAL2 pin left floating.
Section
9.3.1.
Rev. 01 — 28 May 2008
ULPI HS USB host and peripheral transceiver
ISP1507C; ISP1507D
© NXP B.V. 2008. All rights reserved.
12 of 74

Related parts for ISP1507CBS-T